root/sys/dev/pci/if_bnx.c
/*      $OpenBSD: if_bnx.c,v 1.134 2024/08/19 03:08:27 jsg Exp $        */

/*-
 * Copyright (c) 2006 Broadcom Corporation
 *      David Christensen <davidch@broadcom.com>.  All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 * 3. Neither the name of Broadcom Corporation nor the name of its contributors
 *    may be used to endorse or promote products derived from this software
 *    without specific prior written consent.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS'
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
 * THE POSSIBILITY OF SUCH DAMAGE.
 */

/*
 * The following controllers are supported by this driver:
 *   BCM5706C A2, A3
 *   BCM5706S A2, A3
 *   BCM5708C B1, B2
 *   BCM5708S B1, B2
 *   BCM5709C A1, C0
 *   BCM5709S A1, C0
 *   BCM5716  C0
 *
 * The following controllers are not supported by this driver:
 *   BCM5706C A0, A1
 *   BCM5706S A0, A1
 *   BCM5708C A0, B0
 *   BCM5708S A0, B0
 *   BCM5709C A0  B0, B1, B2 (pre-production)
 *   BCM5709S A0, B0, B1, B2 (pre-production)
 */

#include <dev/pci/if_bnxreg.h>

struct bnx_firmware {
        char *filename;
        struct bnx_firmware_header *fw;

        u_int32_t *bnx_COM_FwText;
        u_int32_t *bnx_COM_FwData;
        u_int32_t *bnx_COM_FwRodata;
        u_int32_t *bnx_COM_FwBss;
        u_int32_t *bnx_COM_FwSbss;

        u_int32_t *bnx_RXP_FwText;
        u_int32_t *bnx_RXP_FwData;
        u_int32_t *bnx_RXP_FwRodata;
        u_int32_t *bnx_RXP_FwBss;
        u_int32_t *bnx_RXP_FwSbss;

        u_int32_t *bnx_TPAT_FwText;
        u_int32_t *bnx_TPAT_FwData;
        u_int32_t *bnx_TPAT_FwRodata;
        u_int32_t *bnx_TPAT_FwBss;
        u_int32_t *bnx_TPAT_FwSbss;

        u_int32_t *bnx_TXP_FwText;
        u_int32_t *bnx_TXP_FwData;
        u_int32_t *bnx_TXP_FwRodata;
        u_int32_t *bnx_TXP_FwBss;
        u_int32_t *bnx_TXP_FwSbss;
};

struct bnx_firmware bnx_firmwares[] = {
        { "bnx-b06",            NULL },
        { "bnx-b09",            NULL }
};
#define BNX_FW_B06      0
#define BNX_FW_B09      1

struct bnx_rv2p {
        char *filename;
        struct bnx_rv2p_header *fw;

        u_int32_t *bnx_rv2p_proc1;
        u_int32_t *bnx_rv2p_proc2;
};

struct bnx_rv2p bnx_rv2ps[] = {
        { "bnx-rv2p",           NULL },
        { "bnx-xi-rv2p",        NULL },
        { "bnx-xi90-rv2p",      NULL }
};
#define BNX_RV2P        0
#define BNX_XI_RV2P     1
#define BNX_XI90_RV2P   2

void    nswaph(u_int32_t *p, int wcount);

/****************************************************************************/
/* BNX Driver Version                                                       */
/****************************************************************************/

#define BNX_DRIVER_VERSION      "v0.9.6"

/****************************************************************************/
/* BNX Debug Options                                                        */
/****************************************************************************/
#ifdef BNX_DEBUG
        u_int32_t bnx_debug = BNX_WARN;

        /*          0 = Never              */
        /*          1 = 1 in 2,147,483,648 */
        /*        256 = 1 in     8,388,608 */
        /*       2048 = 1 in     1,048,576 */
        /*      65536 = 1 in        32,768 */
        /*    1048576 = 1 in         2,048 */
        /*  268435456 = 1 in             8 */
        /*  536870912 = 1 in             4 */
        /* 1073741824 = 1 in             2 */

        /* Controls how often the l2_fhdr frame error check will fail. */
        int bnx_debug_l2fhdr_status_check = 0;

        /* Controls how often the unexpected attention check will fail. */
        int bnx_debug_unexpected_attention = 0;

        /* Controls how often to simulate an mbuf allocation failure. */
        int bnx_debug_mbuf_allocation_failure = 0;

        /* Controls how often to simulate a DMA mapping failure. */
        int bnx_debug_dma_map_addr_failure = 0;

        /* Controls how often to simulate a bootcode failure. */
        int bnx_debug_bootcode_running_failure = 0;
#endif

/****************************************************************************/
/* PCI Device ID Table                                                      */
/*                                                                          */
/* Used by bnx_probe() to identify the devices supported by this driver.    */
/****************************************************************************/
const struct pci_matchid bnx_devices[] = {
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5706 },
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5706S },
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5708 },
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5708S },
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5709 },
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5709S },
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5716 },
        { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5716S }
};

/****************************************************************************/
/* Supported Flash NVRAM device data.                                       */
/****************************************************************************/
static struct flash_spec flash_table[] =
{
#define BUFFERED_FLAGS          (BNX_NV_BUFFERED | BNX_NV_TRANSLATE)
#define NONBUFFERED_FLAGS       (BNX_NV_WREN)

        /* Slow EEPROM */
        {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
         BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
         SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
         "EEPROM - slow"},
        /* Expansion entry 0001 */
        {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
         "Entry 0001"},
        /* Saifun SA25F010 (non-buffered flash) */
        /* strap, cfg1, & write1 need updates */
        {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
         0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
         "Non-buffered flash (128kB)"},
        /* Saifun SA25F020 (non-buffered flash) */
        /* strap, cfg1, & write1 need updates */
        {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
         "Non-buffered flash (256kB)"},
        /* Expansion entry 0100 */
        {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
         "Entry 0100"},
        /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
        {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
         ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
         "Entry 0101: ST M45PE10 (128kB non-buffered)"},
        /* Entry 0110: ST M45PE20 (non-buffered flash)*/
        {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
         ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
         "Entry 0110: ST M45PE20 (256kB non-buffered)"},
        /* Saifun SA25F005 (non-buffered flash) */
        /* strap, cfg1, & write1 need updates */
        {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
         "Non-buffered flash (64kB)"},
        /* Fast EEPROM */
        {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
         BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
         SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
         "EEPROM - fast"},
        /* Expansion entry 1001 */
        {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
         "Entry 1001"},
        /* Expansion entry 1010 */
        {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
         "Entry 1010"},
        /* ATMEL AT45DB011B (buffered flash) */
        {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
         BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
         BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
         "Buffered flash (128kB)"},
        /* Expansion entry 1100 */
        {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
         "Entry 1100"},
        /* Expansion entry 1101 */
        {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
         NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
         SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
         "Entry 1101"},
        /* Ateml Expansion entry 1110 */
        {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
         BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
         BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
         "Entry 1110 (Atmel)"},
        /* ATMEL AT45DB021B (buffered flash) */
        {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
         BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
         BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
         "Buffered flash (256kB)"},
};

/*
 * The BCM5709 controllers transparently handle the
 * differences between Atmel 264 byte pages and all
 * flash devices which use 256 byte pages, so no
 * logical-to-physical mapping is required in the
 * driver.
 */
static struct flash_spec flash_5709 = {
        .flags          = BNX_NV_BUFFERED,
        .page_bits      = BCM5709_FLASH_PAGE_BITS,
        .page_size      = BCM5709_FLASH_PAGE_SIZE,
        .addr_mask      = BCM5709_FLASH_BYTE_ADDR_MASK,
        .total_size     = BUFFERED_FLASH_TOTAL_SIZE * 2,
        .name           = "5709 buffered flash (256kB)",
};

/****************************************************************************/
/* OpenBSD device entry points.                                             */
/****************************************************************************/
int     bnx_probe(struct device *, void *, void *);
void    bnx_attach(struct device *, struct device *, void *);
void    bnx_attachhook(struct device *);
int     bnx_read_firmware(struct bnx_softc *sc, int);
int     bnx_read_rv2p(struct bnx_softc *sc, int);
#if 0
void    bnx_detach(void *);
#endif

/****************************************************************************/
/* BNX Debug Data Structure Dump Routines                                   */
/****************************************************************************/
#ifdef BNX_DEBUG
void    bnx_dump_mbuf(struct bnx_softc *, struct mbuf *);
void    bnx_dump_tx_mbuf_chain(struct bnx_softc *, int, int);
void    bnx_dump_rx_mbuf_chain(struct bnx_softc *, int, int);
void    bnx_dump_txbd(struct bnx_softc *, int, struct tx_bd *);
void    bnx_dump_rxbd(struct bnx_softc *, int, struct rx_bd *);
void    bnx_dump_l2fhdr(struct bnx_softc *, int, struct l2_fhdr *);
void    bnx_dump_tx_chain(struct bnx_softc *, int, int);
void    bnx_dump_rx_chain(struct bnx_softc *, int, int);
void    bnx_dump_status_block(struct bnx_softc *);
void    bnx_dump_stats_block(struct bnx_softc *);
void    bnx_dump_driver_state(struct bnx_softc *);
void    bnx_dump_hw_state(struct bnx_softc *);
void    bnx_breakpoint(struct bnx_softc *);
#endif

/****************************************************************************/
/* BNX Register/Memory Access Routines                                      */
/****************************************************************************/
u_int32_t       bnx_reg_rd_ind(struct bnx_softc *, u_int32_t);
void    bnx_reg_wr_ind(struct bnx_softc *, u_int32_t, u_int32_t);
void    bnx_ctx_wr(struct bnx_softc *, u_int32_t, u_int32_t, u_int32_t);
int     bnx_miibus_read_reg(struct device *, int, int);
void    bnx_miibus_write_reg(struct device *, int, int, int);
void    bnx_miibus_statchg(struct device *);

/****************************************************************************/
/* BNX NVRAM Access Routines                                                */
/****************************************************************************/
int     bnx_acquire_nvram_lock(struct bnx_softc *);
int     bnx_release_nvram_lock(struct bnx_softc *);
void    bnx_enable_nvram_access(struct bnx_softc *);
void    bnx_disable_nvram_access(struct bnx_softc *);
int     bnx_nvram_read_dword(struct bnx_softc *, u_int32_t, u_int8_t *,
            u_int32_t);
int     bnx_init_nvram(struct bnx_softc *);
int     bnx_nvram_read(struct bnx_softc *, u_int32_t, u_int8_t *, int);
int     bnx_nvram_test(struct bnx_softc *);
#ifdef BNX_NVRAM_WRITE_SUPPORT
int     bnx_enable_nvram_write(struct bnx_softc *);
void    bnx_disable_nvram_write(struct bnx_softc *);
int     bnx_nvram_erase_page(struct bnx_softc *, u_int32_t);
int     bnx_nvram_write_dword(struct bnx_softc *, u_int32_t, u_int8_t *,
            u_int32_t);
int     bnx_nvram_write(struct bnx_softc *, u_int32_t, u_int8_t *, int);
#endif

/****************************************************************************/
/*                                                                          */
/****************************************************************************/
void    bnx_get_media(struct bnx_softc *);
void    bnx_init_media(struct bnx_softc *);
int     bnx_dma_alloc(struct bnx_softc *);
void    bnx_dma_free(struct bnx_softc *);
void    bnx_release_resources(struct bnx_softc *);

/****************************************************************************/
/* BNX Firmware Synchronization and Load                                    */
/****************************************************************************/
int     bnx_fw_sync(struct bnx_softc *, u_int32_t);
void    bnx_load_rv2p_fw(struct bnx_softc *, u_int32_t *, u_int32_t,
            u_int32_t);
void    bnx_load_cpu_fw(struct bnx_softc *, struct cpu_reg *,
            struct fw_info *);
void    bnx_init_cpus(struct bnx_softc *);

void    bnx_stop(struct bnx_softc *);
int     bnx_reset(struct bnx_softc *, u_int32_t);
int     bnx_chipinit(struct bnx_softc *);
int     bnx_blockinit(struct bnx_softc *);
int     bnx_get_buf(struct bnx_softc *, u_int16_t *, u_int16_t *, u_int32_t *);

int     bnx_init_tx_chain(struct bnx_softc *);
void    bnx_init_tx_context(struct bnx_softc *);
int     bnx_fill_rx_chain(struct bnx_softc *);
void    bnx_init_rx_context(struct bnx_softc *);
int     bnx_init_rx_chain(struct bnx_softc *);
void    bnx_free_rx_chain(struct bnx_softc *);
void    bnx_free_tx_chain(struct bnx_softc *);
void    bnx_rxrefill(void *);

int     bnx_tx_encap(struct bnx_softc *, struct mbuf *, int *);
void    bnx_start(struct ifqueue *);
int     bnx_ioctl(struct ifnet *, u_long, caddr_t);
void    bnx_watchdog(struct ifnet *);
int     bnx_ifmedia_upd(struct ifnet *);
void    bnx_ifmedia_sts(struct ifnet *, struct ifmediareq *);
void    bnx_init(void *);
void    bnx_mgmt_init(struct bnx_softc *sc);

void    bnx_init_context(struct bnx_softc *);
void    bnx_get_mac_addr(struct bnx_softc *);
void    bnx_set_mac_addr(struct bnx_softc *);
void    bnx_phy_intr(struct bnx_softc *);
void    bnx_rx_intr(struct bnx_softc *);
void    bnx_tx_intr(struct bnx_softc *);
void    bnx_disable_intr(struct bnx_softc *);
void    bnx_enable_intr(struct bnx_softc *);

int     bnx_intr(void *);
void    bnx_iff(struct bnx_softc *);
void    bnx_stats_update(struct bnx_softc *);
void    bnx_tick(void *);

/****************************************************************************/
/* OpenBSD device dispatch table.                                           */
/****************************************************************************/
const struct cfattach bnx_ca = {
        sizeof(struct bnx_softc), bnx_probe, bnx_attach
};

struct cfdriver bnx_cd = {
        NULL, "bnx", DV_IFNET
};

/****************************************************************************/
/* Device probe function.                                                   */
/*                                                                          */
/* Compares the device to the driver's list of supported devices and        */
/* reports back to the OS whether this is the right driver for the device.  */
/*                                                                          */
/* Returns:                                                                 */
/*   BUS_PROBE_DEFAULT on success, positive value on failure.               */
/****************************************************************************/
int
bnx_probe(struct device *parent, void *match, void *aux)
{
        return (pci_matchbyid((struct pci_attach_args *)aux, bnx_devices,
            nitems(bnx_devices)));
}

void
nswaph(u_int32_t *p, int wcount)
{
        for (; wcount; wcount -=4) {
                *p = ntohl(*p);
                p++;
        }
}

int
bnx_read_firmware(struct bnx_softc *sc, int idx)
{
        struct bnx_firmware *bfw = &bnx_firmwares[idx];
        struct bnx_firmware_header *hdr = bfw->fw;
        u_char *p, *q;
        size_t size;
        int error;

        if (hdr != NULL)
                return (0);

        if ((error = loadfirmware(bfw->filename, &p, &size)) != 0)
                return (error);

        if (size < sizeof(struct bnx_firmware_header)) {
                free(p, M_DEVBUF, size);
                return (EINVAL);
        }

        hdr = (struct bnx_firmware_header *)p;

        hdr->bnx_COM_FwReleaseMajor = ntohl(hdr->bnx_COM_FwReleaseMajor);
        hdr->bnx_COM_FwReleaseMinor = ntohl(hdr->bnx_COM_FwReleaseMinor);
        hdr->bnx_COM_FwReleaseFix = ntohl(hdr->bnx_COM_FwReleaseFix);
        hdr->bnx_COM_FwStartAddr = ntohl(hdr->bnx_COM_FwStartAddr);
        hdr->bnx_COM_FwTextAddr = ntohl(hdr->bnx_COM_FwTextAddr);
        hdr->bnx_COM_FwTextLen = ntohl(hdr->bnx_COM_FwTextLen);
        hdr->bnx_COM_FwDataAddr = ntohl(hdr->bnx_COM_FwDataAddr);
        hdr->bnx_COM_FwDataLen = ntohl(hdr->bnx_COM_FwDataLen);
        hdr->bnx_COM_FwRodataAddr = ntohl(hdr->bnx_COM_FwRodataAddr);
        hdr->bnx_COM_FwRodataLen = ntohl(hdr->bnx_COM_FwRodataLen);
        hdr->bnx_COM_FwBssAddr = ntohl(hdr->bnx_COM_FwBssAddr);
        hdr->bnx_COM_FwBssLen = ntohl(hdr->bnx_COM_FwBssLen);
        hdr->bnx_COM_FwSbssAddr = ntohl(hdr->bnx_COM_FwSbssAddr);
        hdr->bnx_COM_FwSbssLen = ntohl(hdr->bnx_COM_FwSbssLen);

        hdr->bnx_RXP_FwReleaseMajor = ntohl(hdr->bnx_RXP_FwReleaseMajor);
        hdr->bnx_RXP_FwReleaseMinor = ntohl(hdr->bnx_RXP_FwReleaseMinor);
        hdr->bnx_RXP_FwReleaseFix = ntohl(hdr->bnx_RXP_FwReleaseFix);
        hdr->bnx_RXP_FwStartAddr = ntohl(hdr->bnx_RXP_FwStartAddr);
        hdr->bnx_RXP_FwTextAddr = ntohl(hdr->bnx_RXP_FwTextAddr);
        hdr->bnx_RXP_FwTextLen = ntohl(hdr->bnx_RXP_FwTextLen);
        hdr->bnx_RXP_FwDataAddr = ntohl(hdr->bnx_RXP_FwDataAddr);
        hdr->bnx_RXP_FwDataLen = ntohl(hdr->bnx_RXP_FwDataLen);
        hdr->bnx_RXP_FwRodataAddr = ntohl(hdr->bnx_RXP_FwRodataAddr);
        hdr->bnx_RXP_FwRodataLen = ntohl(hdr->bnx_RXP_FwRodataLen);
        hdr->bnx_RXP_FwBssAddr = ntohl(hdr->bnx_RXP_FwBssAddr);
        hdr->bnx_RXP_FwBssLen = ntohl(hdr->bnx_RXP_FwBssLen);
        hdr->bnx_RXP_FwSbssAddr = ntohl(hdr->bnx_RXP_FwSbssAddr);
        hdr->bnx_RXP_FwSbssLen = ntohl(hdr->bnx_RXP_FwSbssLen);

        hdr->bnx_TPAT_FwReleaseMajor = ntohl(hdr->bnx_TPAT_FwReleaseMajor);
        hdr->bnx_TPAT_FwReleaseMinor = ntohl(hdr->bnx_TPAT_FwReleaseMinor);
        hdr->bnx_TPAT_FwReleaseFix = ntohl(hdr->bnx_TPAT_FwReleaseFix);
        hdr->bnx_TPAT_FwStartAddr = ntohl(hdr->bnx_TPAT_FwStartAddr);
        hdr->bnx_TPAT_FwTextAddr = ntohl(hdr->bnx_TPAT_FwTextAddr);
        hdr->bnx_TPAT_FwTextLen = ntohl(hdr->bnx_TPAT_FwTextLen);
        hdr->bnx_TPAT_FwDataAddr = ntohl(hdr->bnx_TPAT_FwDataAddr);
        hdr->bnx_TPAT_FwDataLen = ntohl(hdr->bnx_TPAT_FwDataLen);
        hdr->bnx_TPAT_FwRodataAddr = ntohl(hdr->bnx_TPAT_FwRodataAddr);
        hdr->bnx_TPAT_FwRodataLen = ntohl(hdr->bnx_TPAT_FwRodataLen);
        hdr->bnx_TPAT_FwBssAddr = ntohl(hdr->bnx_TPAT_FwBssAddr);
        hdr->bnx_TPAT_FwBssLen = ntohl(hdr->bnx_TPAT_FwBssLen);
        hdr->bnx_TPAT_FwSbssAddr = ntohl(hdr->bnx_TPAT_FwSbssAddr);
        hdr->bnx_TPAT_FwSbssLen = ntohl(hdr->bnx_TPAT_FwSbssLen);

        hdr->bnx_TXP_FwReleaseMajor = ntohl(hdr->bnx_TXP_FwReleaseMajor);
        hdr->bnx_TXP_FwReleaseMinor = ntohl(hdr->bnx_TXP_FwReleaseMinor);
        hdr->bnx_TXP_FwReleaseFix = ntohl(hdr->bnx_TXP_FwReleaseFix);
        hdr->bnx_TXP_FwStartAddr = ntohl(hdr->bnx_TXP_FwStartAddr);
        hdr->bnx_TXP_FwTextAddr = ntohl(hdr->bnx_TXP_FwTextAddr);
        hdr->bnx_TXP_FwTextLen = ntohl(hdr->bnx_TXP_FwTextLen);
        hdr->bnx_TXP_FwDataAddr = ntohl(hdr->bnx_TXP_FwDataAddr);
        hdr->bnx_TXP_FwDataLen = ntohl(hdr->bnx_TXP_FwDataLen);
        hdr->bnx_TXP_FwRodataAddr = ntohl(hdr->bnx_TXP_FwRodataAddr);
        hdr->bnx_TXP_FwRodataLen = ntohl(hdr->bnx_TXP_FwRodataLen);
        hdr->bnx_TXP_FwBssAddr = ntohl(hdr->bnx_TXP_FwBssAddr);
        hdr->bnx_TXP_FwBssLen = ntohl(hdr->bnx_TXP_FwBssLen);
        hdr->bnx_TXP_FwSbssAddr = ntohl(hdr->bnx_TXP_FwSbssAddr);
        hdr->bnx_TXP_FwSbssLen = ntohl(hdr->bnx_TXP_FwSbssLen);

        q = p + sizeof(*hdr);

        bfw->bnx_COM_FwText = (u_int32_t *)q;
        q += hdr->bnx_COM_FwTextLen;
        nswaph(bfw->bnx_COM_FwText, hdr->bnx_COM_FwTextLen);
        bfw->bnx_COM_FwData = (u_int32_t *)q;
        q += hdr->bnx_COM_FwDataLen;
        nswaph(bfw->bnx_COM_FwData, hdr->bnx_COM_FwDataLen);
        bfw->bnx_COM_FwRodata = (u_int32_t *)q;
        q += hdr->bnx_COM_FwRodataLen;
        nswaph(bfw->bnx_COM_FwRodata, hdr->bnx_COM_FwRodataLen);
        bfw->bnx_COM_FwBss = (u_int32_t *)q;
        q += hdr->bnx_COM_FwBssLen;
        nswaph(bfw->bnx_COM_FwBss, hdr->bnx_COM_FwBssLen);
        bfw->bnx_COM_FwSbss = (u_int32_t *)q;
        q += hdr->bnx_COM_FwSbssLen;
        nswaph(bfw->bnx_COM_FwSbss, hdr->bnx_COM_FwSbssLen);

        bfw->bnx_RXP_FwText = (u_int32_t *)q;
        q += hdr->bnx_RXP_FwTextLen;
        nswaph(bfw->bnx_RXP_FwText, hdr->bnx_RXP_FwTextLen);
        bfw->bnx_RXP_FwData = (u_int32_t *)q;
        q += hdr->bnx_RXP_FwDataLen;
        nswaph(bfw->bnx_RXP_FwData, hdr->bnx_RXP_FwDataLen);
        bfw->bnx_RXP_FwRodata = (u_int32_t *)q;
        q += hdr->bnx_RXP_FwRodataLen;
        nswaph(bfw->bnx_RXP_FwRodata, hdr->bnx_RXP_FwRodataLen);
        bfw->bnx_RXP_FwBss = (u_int32_t *)q;
        q += hdr->bnx_RXP_FwBssLen;
        nswaph(bfw->bnx_RXP_FwBss, hdr->bnx_RXP_FwBssLen);
        bfw->bnx_RXP_FwSbss = (u_int32_t *)q;
        q += hdr->bnx_RXP_FwSbssLen;
        nswaph(bfw->bnx_RXP_FwSbss, hdr->bnx_RXP_FwSbssLen);

        bfw->bnx_TPAT_FwText = (u_int32_t *)q;
        q += hdr->bnx_TPAT_FwTextLen;
        nswaph(bfw->bnx_TPAT_FwText, hdr->bnx_TPAT_FwTextLen);
        bfw->bnx_TPAT_FwData = (u_int32_t *)q;
        q += hdr->bnx_TPAT_FwDataLen;
        nswaph(bfw->bnx_TPAT_FwData, hdr->bnx_TPAT_FwDataLen);
        bfw->bnx_TPAT_FwRodata = (u_int32_t *)q;
        q += hdr->bnx_TPAT_FwRodataLen;
        nswaph(bfw->bnx_TPAT_FwRodata, hdr->bnx_TPAT_FwRodataLen);
        bfw->bnx_TPAT_FwBss = (u_int32_t *)q;
        q += hdr->bnx_TPAT_FwBssLen;
        nswaph(bfw->bnx_TPAT_FwBss, hdr->bnx_TPAT_FwBssLen);
        bfw->bnx_TPAT_FwSbss = (u_int32_t *)q;
        q += hdr->bnx_TPAT_FwSbssLen;
        nswaph(bfw->bnx_TPAT_FwSbss, hdr->bnx_TPAT_FwSbssLen);

        bfw->bnx_TXP_FwText = (u_int32_t *)q;
        q += hdr->bnx_TXP_FwTextLen;
        nswaph(bfw->bnx_TXP_FwText, hdr->bnx_TXP_FwTextLen);
        bfw->bnx_TXP_FwData = (u_int32_t *)q;
        q += hdr->bnx_TXP_FwDataLen;
        nswaph(bfw->bnx_TXP_FwData, hdr->bnx_TXP_FwDataLen);
        bfw->bnx_TXP_FwRodata = (u_int32_t *)q;
        q += hdr->bnx_TXP_FwRodataLen;
        nswaph(bfw->bnx_TXP_FwRodata, hdr->bnx_TXP_FwRodataLen);
        bfw->bnx_TXP_FwBss = (u_int32_t *)q;
        q += hdr->bnx_TXP_FwBssLen;
        nswaph(bfw->bnx_TXP_FwBss, hdr->bnx_TXP_FwBssLen);
        bfw->bnx_TXP_FwSbss = (u_int32_t *)q;
        q += hdr->bnx_TXP_FwSbssLen;
        nswaph(bfw->bnx_TXP_FwSbss, hdr->bnx_TXP_FwSbssLen);

        if (q - p != size) {
                free(p, M_DEVBUF, size);
                hdr = NULL;
                return EINVAL;
        }

        bfw->fw = hdr;

        return (0);
}

int
bnx_read_rv2p(struct bnx_softc *sc, int idx)
{
        struct bnx_rv2p *rv2p = &bnx_rv2ps[idx];
        struct bnx_rv2p_header *hdr = rv2p->fw;
        u_char *p, *q;
        size_t size;
        int error;

        if (hdr != NULL)
                return (0);

        if ((error = loadfirmware(rv2p->filename, &p, &size)) != 0)
                return (error);

        if (size < sizeof(struct bnx_rv2p_header)) {
                free(p, M_DEVBUF, size);
                return (EINVAL);
        }

        hdr = (struct bnx_rv2p_header *)p;

        hdr->bnx_rv2p_proc1len = ntohl(hdr->bnx_rv2p_proc1len);
        hdr->bnx_rv2p_proc2len = ntohl(hdr->bnx_rv2p_proc2len);

        q = p + sizeof(*hdr);

        rv2p->bnx_rv2p_proc1 = (u_int32_t *)q;
        q += hdr->bnx_rv2p_proc1len;
        nswaph(rv2p->bnx_rv2p_proc1, hdr->bnx_rv2p_proc1len);
        rv2p->bnx_rv2p_proc2 = (u_int32_t *)q;
        q += hdr->bnx_rv2p_proc2len;
        nswaph(rv2p->bnx_rv2p_proc2, hdr->bnx_rv2p_proc2len);
        
        if (q - p != size) {
                free(p, M_DEVBUF, size);
                return EINVAL;
        }

        rv2p->fw = hdr;

        return (0);
}


/****************************************************************************/
/* Device attach function.                                                  */
/*                                                                          */
/* Allocates device resources, performs secondary chip identification,      */
/* resets and initializes the hardware, and initializes driver instance     */
/* variables.                                                               */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
void
bnx_attach(struct device *parent, struct device *self, void *aux)
{
        struct bnx_softc        *sc = (struct bnx_softc *)self;
        struct pci_attach_args  *pa = aux;
        pci_chipset_tag_t       pc = pa->pa_pc;
        u_int32_t               val;
        pcireg_t                memtype;
        const char              *intrstr = NULL;

        sc->bnx_pa = *pa;

        /*
         * Map control/status registers.
        */
        memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, BNX_PCI_BAR0);  
        if (pci_mapreg_map(pa, BNX_PCI_BAR0, memtype, 0, &sc->bnx_btag,
            &sc->bnx_bhandle, NULL, &sc->bnx_size, 0)) {
                printf(": can't find mem space\n");
                return;
        }

        if (pci_intr_map(pa, &sc->bnx_ih)) {
                printf(": couldn't map interrupt\n");
                goto bnx_attach_fail;
        }
        intrstr = pci_intr_string(pc, sc->bnx_ih);

        /*
         * Configure byte swap and enable indirect register access.
         * Rely on CPU to do target byte swapping on big endian systems.
         * Access to registers outside of PCI configuration space are not
         * valid until this is done.
         */
        pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_MISC_CONFIG,
            BNX_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
            BNX_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);

        /* Save ASIC revision info. */
        sc->bnx_chipid =  REG_RD(sc, BNX_MISC_ID);

        /*
         * Find the base address for shared memory access.
         * Newer versions of bootcode use a signature and offset
         * while older versions use a fixed address.
         */
        val = REG_RD_IND(sc, BNX_SHM_HDR_SIGNATURE);
        if ((val & BNX_SHM_HDR_SIGNATURE_SIG_MASK) == BNX_SHM_HDR_SIGNATURE_SIG)
                sc->bnx_shmem_base = REG_RD_IND(sc, BNX_SHM_HDR_ADDR_0 +
                    (sc->bnx_pa.pa_function << 2));
        else
                sc->bnx_shmem_base = HOST_VIEW_SHMEM_BASE;

        DBPRINT(sc, BNX_INFO, "bnx_shmem_base = 0x%08X\n", sc->bnx_shmem_base);

        /* Set initial device and PHY flags */
        sc->bnx_flags = 0;
        sc->bnx_phy_flags = 0;

        /* Get PCI bus information (speed and type). */
        val = REG_RD(sc, BNX_PCICFG_MISC_STATUS);
        if (val & BNX_PCICFG_MISC_STATUS_PCIX_DET) {
                u_int32_t clkreg;

                sc->bnx_flags |= BNX_PCIX_FLAG;

                clkreg = REG_RD(sc, BNX_PCICFG_PCI_CLOCK_CONTROL_BITS);

                clkreg &= BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
                switch (clkreg) {
                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
                        sc->bus_speed_mhz = 133;
                        break;

                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
                        sc->bus_speed_mhz = 100;
                        break;

                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
                        sc->bus_speed_mhz = 66;
                        break;

                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
                        sc->bus_speed_mhz = 50;
                        break;

                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
                case BNX_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
                        sc->bus_speed_mhz = 33;
                        break;
                }
        } else if (val & BNX_PCICFG_MISC_STATUS_M66EN)
                        sc->bus_speed_mhz = 66;
                else
                        sc->bus_speed_mhz = 33;

        if (val & BNX_PCICFG_MISC_STATUS_32BIT_DET)
                sc->bnx_flags |= BNX_PCI_32BIT_FLAG;

        /* Hookup IRQ last. */
        sc->bnx_intrhand = pci_intr_establish(pc, sc->bnx_ih,
            IPL_NET | IPL_MPSAFE, bnx_intr, sc, sc->bnx_dev.dv_xname);
        if (sc->bnx_intrhand == NULL) {
                printf(": couldn't establish interrupt");
                if (intrstr != NULL)
                        printf(" at %s", intrstr);
                printf("\n");
                goto bnx_attach_fail;
        }

        printf(": %s\n", intrstr);

        config_mountroot(self, bnx_attachhook);
        return;

bnx_attach_fail:
        bnx_release_resources(sc);
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
}

void
bnx_attachhook(struct device *self)
{
        struct bnx_softc *sc = (struct bnx_softc *)self;
        struct pci_attach_args *pa = &sc->bnx_pa;
        struct ifnet            *ifp;
        int                     error, mii_flags = 0;
        int                     fw = BNX_FW_B06;
        int                     rv2p = BNX_RV2P;

        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                fw = BNX_FW_B09;
                if ((BNX_CHIP_REV(sc) == BNX_CHIP_REV_Ax))
                        rv2p = BNX_XI90_RV2P;
                else
                        rv2p = BNX_XI_RV2P;
        }

        if ((error = bnx_read_firmware(sc, fw)) != 0) {
                printf("%s: error %d, could not read firmware\n",
                    sc->bnx_dev.dv_xname, error);
                return;
        }

        if ((error = bnx_read_rv2p(sc, rv2p)) != 0) {
                printf("%s: error %d, could not read rv2p\n",
                    sc->bnx_dev.dv_xname, error);
                return;
        }

        /* Reset the controller. */
        if (bnx_reset(sc, BNX_DRV_MSG_CODE_RESET))
                goto bnx_attach_fail;

        /* Initialize the controller. */
        if (bnx_chipinit(sc)) {
                printf("%s: Controller initialization failed!\n",
                    sc->bnx_dev.dv_xname);
                goto bnx_attach_fail;
        }

        /* Perform NVRAM test. */
        if (bnx_nvram_test(sc)) {
                printf("%s: NVRAM test failed!\n",
                    sc->bnx_dev.dv_xname);
                goto bnx_attach_fail;
        }

        /* Fetch the permanent Ethernet MAC address. */
        bnx_get_mac_addr(sc);

        /*
         * Trip points control how many BDs
         * should be ready before generating an
         * interrupt while ticks control how long
         * a BD can sit in the chain before
         * generating an interrupt.  Set the default 
         * values for the RX and TX rings.
         */

#ifdef BNX_DEBUG
        /* Force more frequent interrupts. */
        sc->bnx_tx_quick_cons_trip_int = 1;
        sc->bnx_tx_quick_cons_trip     = 1;
        sc->bnx_tx_ticks_int           = 0;
        sc->bnx_tx_ticks               = 0;

        sc->bnx_rx_quick_cons_trip_int = 1;
        sc->bnx_rx_quick_cons_trip     = 1;
        sc->bnx_rx_ticks_int           = 0;
        sc->bnx_rx_ticks               = 0;
#else
        sc->bnx_tx_quick_cons_trip_int = 20;
        sc->bnx_tx_quick_cons_trip     = 20;
        sc->bnx_tx_ticks_int           = 80;
        sc->bnx_tx_ticks               = 80;

        sc->bnx_rx_quick_cons_trip_int = 6;
        sc->bnx_rx_quick_cons_trip     = 6;
        sc->bnx_rx_ticks_int           = 18;
        sc->bnx_rx_ticks               = 18;
#endif

        /* Update statistics once every second. */
        sc->bnx_stats_ticks = 1000000 & 0xffff00;

        /* Find the media type for the adapter. */
        bnx_get_media(sc);

        /*
         * Store config data needed by the PHY driver for
         * backplane applications
         */
        sc->bnx_shared_hw_cfg = REG_RD_IND(sc, sc->bnx_shmem_base +
                BNX_SHARED_HW_CFG_CONFIG);
        sc->bnx_port_hw_cfg = REG_RD_IND(sc, sc->bnx_shmem_base +
                BNX_PORT_HW_CFG_CONFIG);

        /* Allocate DMA memory resources. */
        sc->bnx_dmatag = pa->pa_dmat;
        if (bnx_dma_alloc(sc)) {
                printf("%s: DMA resource allocation failed!\n",
                    sc->bnx_dev.dv_xname);
                goto bnx_attach_fail;
        }

        /* Initialize the ifnet interface. */
        ifp = &sc->arpcom.ac_if;
        ifp->if_softc = sc;
        ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
        ifp->if_xflags = IFXF_MPSAFE;
        ifp->if_ioctl = bnx_ioctl;
        ifp->if_qstart = bnx_start;
        ifp->if_watchdog = bnx_watchdog;
        ifp->if_hardmtu = BNX_MAX_JUMBO_ETHER_MTU_VLAN -
            sizeof(struct ether_header);
        ifq_init_maxlen(&ifp->if_snd, USABLE_TX_BD - 1);
        bcopy(sc->eaddr, sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
        bcopy(sc->bnx_dev.dv_xname, ifp->if_xname, IFNAMSIZ);

        ifp->if_capabilities = IFCAP_CSUM_TCPv4 | IFCAP_CSUM_UDPv4;

#if NVLAN > 0
        ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING;
#endif

        sc->mbuf_alloc_size = BNX_MAX_MRU;

        printf("%s: address %s\n", sc->bnx_dev.dv_xname,
            ether_sprintf(sc->arpcom.ac_enaddr));

        sc->bnx_mii.mii_ifp = ifp;
        sc->bnx_mii.mii_readreg = bnx_miibus_read_reg;
        sc->bnx_mii.mii_writereg = bnx_miibus_write_reg;
        sc->bnx_mii.mii_statchg = bnx_miibus_statchg;

        /* Handle any special PHY initialization for SerDes PHYs. */
        bnx_init_media(sc);

        /* Look for our PHY. */
        ifmedia_init(&sc->bnx_mii.mii_media, 0, bnx_ifmedia_upd,
            bnx_ifmedia_sts);
        mii_flags |= MIIF_DOPAUSE;
        if (sc->bnx_phy_flags & BNX_PHY_SERDES_FLAG)
                mii_flags |= MIIF_HAVEFIBER;
        mii_attach(&sc->bnx_dev, &sc->bnx_mii, 0xffffffff,
            sc->bnx_phy_addr, MII_OFFSET_ANY, mii_flags);

        if (LIST_FIRST(&sc->bnx_mii.mii_phys) == NULL) {
                printf("%s: no PHY found!\n", sc->bnx_dev.dv_xname);
                ifmedia_add(&sc->bnx_mii.mii_media,
                    IFM_ETHER|IFM_MANUAL, 0, NULL);
                ifmedia_set(&sc->bnx_mii.mii_media,
                    IFM_ETHER|IFM_MANUAL);
        } else {
                ifmedia_set(&sc->bnx_mii.mii_media,
                    IFM_ETHER|IFM_AUTO);
        }

        /* Attach to the Ethernet interface list. */
        if_attach(ifp);
        ether_ifattach(ifp);

        timeout_set(&sc->bnx_timeout, bnx_tick, sc);
        timeout_set(&sc->bnx_rxrefill, bnx_rxrefill, sc);

        /* Print some important debugging info. */
        DBRUN(BNX_INFO, bnx_dump_driver_state(sc));

        /* Get the firmware running so ASF still works. */
        bnx_mgmt_init(sc);

        /* Handle interrupts */
        sc->bnx_flags |= BNX_ACTIVE_FLAG;

        goto bnx_attach_exit;

bnx_attach_fail:
        bnx_release_resources(sc);

bnx_attach_exit:
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
}

/****************************************************************************/
/* Device detach function.                                                  */
/*                                                                          */
/* Stops the controller, resets the controller, and releases resources.     */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
#if 0
void
bnx_detach(void *xsc)
{
        struct bnx_softc *sc;
        struct ifnet *ifp = &sc->arpcom.ac_if;

        sc = device_get_softc(dev);

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Stop and reset the controller. */
        bnx_stop(sc);
        bnx_reset(sc, BNX_DRV_MSG_CODE_RESET);

        ether_ifdetach(ifp);

        /* If we have a child device on the MII bus remove it too. */
        bus_generic_detach(dev);
        device_delete_child(dev, sc->bnx_mii);

        /* Release all remaining resources. */
        bnx_release_resources(sc);

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return(0);
}
#endif

/****************************************************************************/
/* Indirect register read.                                                  */
/*                                                                          */
/* Reads NetXtreme II registers using an index/data register pair in PCI    */
/* configuration space.  Using this mechanism avoids issues with posted     */
/* reads but is much slower than memory-mapped I/O.                         */
/*                                                                          */
/* Returns:                                                                 */
/*   The value of the register.                                             */
/****************************************************************************/
u_int32_t
bnx_reg_rd_ind(struct bnx_softc *sc, u_int32_t offset)
{
        struct pci_attach_args  *pa = &(sc->bnx_pa);

        pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW_ADDRESS,
            offset);
#ifdef BNX_DEBUG
        {
                u_int32_t val;
                val = pci_conf_read(pa->pa_pc, pa->pa_tag,
                    BNX_PCICFG_REG_WINDOW);
                DBPRINT(sc, BNX_EXCESSIVE, "%s(); offset = 0x%08X, "
                    "val = 0x%08X\n", __FUNCTION__, offset, val);
                return (val);
        }
#else
        return pci_conf_read(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW);
#endif
}

/****************************************************************************/
/* Indirect register write.                                                 */
/*                                                                          */
/* Writes NetXtreme II registers using an index/data register pair in PCI   */
/* configuration space.  Using this mechanism avoids issues with posted     */
/* writes but is muchh slower than memory-mapped I/O.                       */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_reg_wr_ind(struct bnx_softc *sc, u_int32_t offset, u_int32_t val)
{
        struct pci_attach_args  *pa = &(sc->bnx_pa);

        DBPRINT(sc, BNX_EXCESSIVE, "%s(); offset = 0x%08X, val = 0x%08X\n",
                __FUNCTION__, offset, val);

        pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW_ADDRESS,
            offset);
        pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_REG_WINDOW, val);
}

/****************************************************************************/
/* Context memory write.                                                    */
/*                                                                          */
/* The NetXtreme II controller uses context memory to track connection      */
/* information for L2 and higher network protocols.                         */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_ctx_wr(struct bnx_softc *sc, u_int32_t cid_addr, u_int32_t ctx_offset,
    u_int32_t ctx_val)
{
        u_int32_t idx, offset = ctx_offset + cid_addr;
        u_int32_t val, retry_cnt = 5;

        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                REG_WR(sc, BNX_CTX_CTX_DATA, ctx_val);
                REG_WR(sc, BNX_CTX_CTX_CTRL,
                    (offset | BNX_CTX_CTX_CTRL_WRITE_REQ));

                for (idx = 0; idx < retry_cnt; idx++) {
                        val = REG_RD(sc, BNX_CTX_CTX_CTRL);
                        if ((val & BNX_CTX_CTX_CTRL_WRITE_REQ) == 0)
                                break;
                        DELAY(5);
                }

#if 0
                if (val & BNX_CTX_CTX_CTRL_WRITE_REQ)
                        BNX_PRINTF("%s(%d); Unable to write CTX memory: "
                                "cid_addr = 0x%08X, offset = 0x%08X!\n",
                                __FILE__, __LINE__, cid_addr, ctx_offset);
#endif

        } else {
                REG_WR(sc, BNX_CTX_DATA_ADR, offset);
                REG_WR(sc, BNX_CTX_DATA, ctx_val);
        }
}

/****************************************************************************/
/* PHY register read.                                                       */
/*                                                                          */
/* Implements register reads on the MII bus.                                */
/*                                                                          */
/* Returns:                                                                 */
/*   The value of the register.                                             */
/****************************************************************************/
int
bnx_miibus_read_reg(struct device *dev, int phy, int reg)
{
        struct bnx_softc        *sc = (struct bnx_softc *)dev;
        u_int32_t               val;
        int                     i;

        /*
         * The BCM5709S PHY is an IEEE Clause 45 PHY
         * with special mappings to work with IEEE
         * Clause 22 register accesses.
         */
        if ((sc->bnx_phy_flags & BNX_PHY_IEEE_CLAUSE_45_FLAG) != 0) {
                if (reg >= MII_BMCR && reg <= MII_ANLPRNP)
                        reg += 0x10;
        }

        if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
                val = REG_RD(sc, BNX_EMAC_MDIO_MODE);
                val &= ~BNX_EMAC_MDIO_MODE_AUTO_POLL;

                REG_WR(sc, BNX_EMAC_MDIO_MODE, val);
                REG_RD(sc, BNX_EMAC_MDIO_MODE);

                DELAY(40);
        }

        val = BNX_MIPHY(phy) | BNX_MIREG(reg) |
            BNX_EMAC_MDIO_COMM_COMMAND_READ | BNX_EMAC_MDIO_COMM_DISEXT |
            BNX_EMAC_MDIO_COMM_START_BUSY;
        REG_WR(sc, BNX_EMAC_MDIO_COMM, val);

        for (i = 0; i < BNX_PHY_TIMEOUT; i++) {
                DELAY(10);

                val = REG_RD(sc, BNX_EMAC_MDIO_COMM);
                if (!(val & BNX_EMAC_MDIO_COMM_START_BUSY)) {
                        DELAY(5);

                        val = REG_RD(sc, BNX_EMAC_MDIO_COMM);
                        val &= BNX_EMAC_MDIO_COMM_DATA;

                        break;
                }
        }

        if (val & BNX_EMAC_MDIO_COMM_START_BUSY) {
                BNX_PRINTF(sc, "%s(%d): Error: PHY read timeout! phy = %d, "
                    "reg = 0x%04X\n", __FILE__, __LINE__, phy, reg);
                val = 0x0;
        } else
                val = REG_RD(sc, BNX_EMAC_MDIO_COMM);

        DBPRINT(sc, BNX_EXCESSIVE,
            "%s(): phy = %d, reg = 0x%04X, val = 0x%04X\n", __FUNCTION__, phy,
            (u_int16_t) reg & 0xffff, (u_int16_t) val & 0xffff);

        if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
                val = REG_RD(sc, BNX_EMAC_MDIO_MODE);
                val |= BNX_EMAC_MDIO_MODE_AUTO_POLL;

                REG_WR(sc, BNX_EMAC_MDIO_MODE, val);
                REG_RD(sc, BNX_EMAC_MDIO_MODE);

                DELAY(40);
        }

        return (val & 0xffff);
}

/****************************************************************************/
/* PHY register write.                                                      */
/*                                                                          */
/* Implements register writes on the MII bus.                               */
/*                                                                          */
/* Returns:                                                                 */
/*   The value of the register.                                             */
/****************************************************************************/
void
bnx_miibus_write_reg(struct device *dev, int phy, int reg, int val)
{
        struct bnx_softc        *sc = (struct bnx_softc *)dev;
        u_int32_t               val1;
        int                     i;

        DBPRINT(sc, BNX_EXCESSIVE, "%s(): phy = %d, reg = 0x%04X, "
            "val = 0x%04X\n", __FUNCTION__,
            phy, (u_int16_t) reg & 0xffff, (u_int16_t) val & 0xffff);

        /*
         * The BCM5709S PHY is an IEEE Clause 45 PHY
         * with special mappings to work with IEEE
         * Clause 22 register accesses.
         */
        if ((sc->bnx_phy_flags & BNX_PHY_IEEE_CLAUSE_45_FLAG) != 0) {
                if (reg >= MII_BMCR && reg <= MII_ANLPRNP)
                        reg += 0x10;
        }

        if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
                val1 = REG_RD(sc, BNX_EMAC_MDIO_MODE);
                val1 &= ~BNX_EMAC_MDIO_MODE_AUTO_POLL;

                REG_WR(sc, BNX_EMAC_MDIO_MODE, val1);
                REG_RD(sc, BNX_EMAC_MDIO_MODE);

                DELAY(40);
        }

        val1 = BNX_MIPHY(phy) | BNX_MIREG(reg) | val |
            BNX_EMAC_MDIO_COMM_COMMAND_WRITE |
            BNX_EMAC_MDIO_COMM_START_BUSY | BNX_EMAC_MDIO_COMM_DISEXT;
        REG_WR(sc, BNX_EMAC_MDIO_COMM, val1);

        for (i = 0; i < BNX_PHY_TIMEOUT; i++) {
                DELAY(10);

                val1 = REG_RD(sc, BNX_EMAC_MDIO_COMM);
                if (!(val1 & BNX_EMAC_MDIO_COMM_START_BUSY)) {
                        DELAY(5);
                        break;
                }
        }

        if (val1 & BNX_EMAC_MDIO_COMM_START_BUSY) {
                BNX_PRINTF(sc, "%s(%d): PHY write timeout!\n", __FILE__,
                    __LINE__);
        }

        if (sc->bnx_phy_flags & BNX_PHY_INT_MODE_AUTO_POLLING_FLAG) {
                val1 = REG_RD(sc, BNX_EMAC_MDIO_MODE);
                val1 |= BNX_EMAC_MDIO_MODE_AUTO_POLL;

                REG_WR(sc, BNX_EMAC_MDIO_MODE, val1);
                REG_RD(sc, BNX_EMAC_MDIO_MODE);

                DELAY(40);
        }
}

/****************************************************************************/
/* MII bus status change.                                                   */
/*                                                                          */
/* Called by the MII bus driver when the PHY establishes link to set the    */
/* MAC interface registers.                                                 */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_miibus_statchg(struct device *dev)
{
        struct bnx_softc        *sc = (struct bnx_softc *)dev;
        struct mii_data         *mii = &sc->bnx_mii;
        u_int32_t               rx_mode = sc->rx_mode;
        int                     val;

        val = REG_RD(sc, BNX_EMAC_MODE);
        val &= ~(BNX_EMAC_MODE_PORT | BNX_EMAC_MODE_HALF_DUPLEX | 
                BNX_EMAC_MODE_MAC_LOOP | BNX_EMAC_MODE_FORCE_LINK | 
                BNX_EMAC_MODE_25G);

        /*
         * Get flow control negotiation result.
         */
        if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
            (mii->mii_media_active & IFM_ETH_FMASK) != sc->bnx_flowflags) {
                sc->bnx_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
                mii->mii_media_active &= ~IFM_ETH_FMASK;
        }

        /* Set MII or GMII interface based on the speed
         * negotiated by the PHY.
         */
        switch (IFM_SUBTYPE(mii->mii_media_active)) {
        case IFM_10_T:
                if (BNX_CHIP_NUM(sc) != BNX_CHIP_NUM_5706) {
                        DBPRINT(sc, BNX_INFO, "Enabling 10Mb interface.\n");
                        val |= BNX_EMAC_MODE_PORT_MII_10;
                        break;
                }
                /* FALLTHROUGH */
        case IFM_100_TX:
                DBPRINT(sc, BNX_INFO, "Enabling MII interface.\n");
                val |= BNX_EMAC_MODE_PORT_MII;
                break;
        case IFM_2500_SX:
                DBPRINT(sc, BNX_INFO, "Enabling 2.5G MAC mode.\n");
                val |= BNX_EMAC_MODE_25G;
                /* FALLTHROUGH */
        case IFM_1000_T:
        case IFM_1000_SX:
                DBPRINT(sc, BNX_INFO, "Enabling GMII interface.\n");
                val |= BNX_EMAC_MODE_PORT_GMII;
                break;
        default:
                val |= BNX_EMAC_MODE_PORT_GMII;
                break;
        }

        /* Set half or full duplex based on the duplicity
         * negotiated by the PHY.
         */
        if ((mii->mii_media_active & IFM_GMASK) == IFM_HDX) {
                DBPRINT(sc, BNX_INFO, "Setting Half-Duplex interface.\n");
                val |= BNX_EMAC_MODE_HALF_DUPLEX;
        } else
                DBPRINT(sc, BNX_INFO, "Setting Full-Duplex interface.\n");

        REG_WR(sc, BNX_EMAC_MODE, val);

        /*
         * 802.3x flow control
         */
        if (sc->bnx_flowflags & IFM_ETH_RXPAUSE) {
                DBPRINT(sc, BNX_INFO, "Enabling RX mode flow control.\n");
                rx_mode |= BNX_EMAC_RX_MODE_FLOW_EN;
        } else {
                DBPRINT(sc, BNX_INFO, "Disabling RX mode flow control.\n");
                rx_mode &= ~BNX_EMAC_RX_MODE_FLOW_EN;
        }

        if (sc->bnx_flowflags & IFM_ETH_TXPAUSE) {
                DBPRINT(sc, BNX_INFO, "Enabling TX mode flow control.\n");
                BNX_SETBIT(sc, BNX_EMAC_TX_MODE, BNX_EMAC_TX_MODE_FLOW_EN);
        } else {
                DBPRINT(sc, BNX_INFO, "Disabling TX mode flow control.\n");
                BNX_CLRBIT(sc, BNX_EMAC_TX_MODE, BNX_EMAC_TX_MODE_FLOW_EN);
        }

        /* Only make changes if the receive mode has actually changed. */
        if (rx_mode != sc->rx_mode) {
                DBPRINT(sc, BNX_VERBOSE, "Enabling new receive mode: 0x%08X\n",
                    rx_mode);

                sc->rx_mode = rx_mode;
                REG_WR(sc, BNX_EMAC_RX_MODE, rx_mode);
        }
}

/****************************************************************************/
/* Acquire NVRAM lock.                                                      */
/*                                                                          */
/* Before the NVRAM can be accessed the caller must acquire an NVRAM lock.  */
/* Locks 0 and 2 are reserved, lock 1 is used by firmware and lock 2 is     */
/* for use by the driver.                                                   */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_acquire_nvram_lock(struct bnx_softc *sc)
{
        u_int32_t               val;
        int                     j;

        DBPRINT(sc, BNX_VERBOSE, "Acquiring NVRAM lock.\n");

        /* Request access to the flash interface. */
        REG_WR(sc, BNX_NVM_SW_ARB, BNX_NVM_SW_ARB_ARB_REQ_SET2);
        for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
                val = REG_RD(sc, BNX_NVM_SW_ARB);
                if (val & BNX_NVM_SW_ARB_ARB_ARB2)
                        break;

                DELAY(5);
        }

        if (j >= NVRAM_TIMEOUT_COUNT) {
                DBPRINT(sc, BNX_WARN, "Timeout acquiring NVRAM lock!\n");
                return (EBUSY);
        }

        return (0);
}

/****************************************************************************/
/* Release NVRAM lock.                                                      */
/*                                                                          */
/* When the caller is finished accessing NVRAM the lock must be released.   */
/* Locks 0 and 2 are reserved, lock 1 is used by firmware and lock 2 is     */
/* for use by the driver.                                                   */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_release_nvram_lock(struct bnx_softc *sc)
{
        int                     j;
        u_int32_t               val;

        DBPRINT(sc, BNX_VERBOSE, "Releasing NVRAM lock.\n");

        /* Relinquish nvram interface. */
        REG_WR(sc, BNX_NVM_SW_ARB, BNX_NVM_SW_ARB_ARB_REQ_CLR2);

        for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
                val = REG_RD(sc, BNX_NVM_SW_ARB);
                if (!(val & BNX_NVM_SW_ARB_ARB_ARB2))
                        break;

                DELAY(5);
        }

        if (j >= NVRAM_TIMEOUT_COUNT) {
                DBPRINT(sc, BNX_WARN, "Timeout releasing NVRAM lock!\n");
                return (EBUSY);
        }

        return (0);
}

#ifdef BNX_NVRAM_WRITE_SUPPORT
/****************************************************************************/
/* Enable NVRAM write access.                                               */
/*                                                                          */
/* Before writing to NVRAM the caller must enable NVRAM writes.             */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_enable_nvram_write(struct bnx_softc *sc)
{
        u_int32_t               val;

        DBPRINT(sc, BNX_VERBOSE, "Enabling NVRAM write.\n");

        val = REG_RD(sc, BNX_MISC_CFG);
        REG_WR(sc, BNX_MISC_CFG, val | BNX_MISC_CFG_NVM_WR_EN_PCI);

        if (!ISSET(sc->bnx_flash_info->flags, BNX_NV_BUFFERED)) {
                int j;

                REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
                REG_WR(sc, BNX_NVM_COMMAND,
                    BNX_NVM_COMMAND_WREN | BNX_NVM_COMMAND_DOIT);

                for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
                        DELAY(5);

                        val = REG_RD(sc, BNX_NVM_COMMAND);
                        if (val & BNX_NVM_COMMAND_DONE)
                                break;
                }

                if (j >= NVRAM_TIMEOUT_COUNT) {
                        DBPRINT(sc, BNX_WARN, "Timeout writing NVRAM!\n");
                        return (EBUSY);
                }
        }

        return (0);
}

/****************************************************************************/
/* Disable NVRAM write access.                                              */
/*                                                                          */
/* When the caller is finished writing to NVRAM write access must be        */
/* disabled.                                                                */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_disable_nvram_write(struct bnx_softc *sc)
{
        u_int32_t               val;

        DBPRINT(sc, BNX_VERBOSE,  "Disabling NVRAM write.\n");

        val = REG_RD(sc, BNX_MISC_CFG);
        REG_WR(sc, BNX_MISC_CFG, val & ~BNX_MISC_CFG_NVM_WR_EN);
}
#endif

/****************************************************************************/
/* Enable NVRAM access.                                                     */
/*                                                                          */
/* Before accessing NVRAM for read or write operations the caller must      */
/* enabled NVRAM access.                                                    */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_enable_nvram_access(struct bnx_softc *sc)
{
        u_int32_t               val;

        DBPRINT(sc, BNX_VERBOSE, "Enabling NVRAM access.\n");

        val = REG_RD(sc, BNX_NVM_ACCESS_ENABLE);
        /* Enable both bits, even on read. */
        REG_WR(sc, BNX_NVM_ACCESS_ENABLE,
            val | BNX_NVM_ACCESS_ENABLE_EN | BNX_NVM_ACCESS_ENABLE_WR_EN);
}

/****************************************************************************/
/* Disable NVRAM access.                                                    */
/*                                                                          */
/* When the caller is finished accessing NVRAM access must be disabled.     */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_disable_nvram_access(struct bnx_softc *sc)
{
        u_int32_t               val;

        DBPRINT(sc, BNX_VERBOSE, "Disabling NVRAM access.\n");

        val = REG_RD(sc, BNX_NVM_ACCESS_ENABLE);

        /* Disable both bits, even after read. */
        REG_WR(sc, BNX_NVM_ACCESS_ENABLE,
            val & ~(BNX_NVM_ACCESS_ENABLE_EN | BNX_NVM_ACCESS_ENABLE_WR_EN));
}

#ifdef BNX_NVRAM_WRITE_SUPPORT
/****************************************************************************/
/* Erase NVRAM page before writing.                                         */
/*                                                                          */
/* Non-buffered flash parts require that a page be erased before it is      */
/* written.                                                                 */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_nvram_erase_page(struct bnx_softc *sc, u_int32_t offset)
{
        u_int32_t               cmd;
        int                     j;

        /* Buffered flash doesn't require an erase. */
        if (ISSET(sc->bnx_flash_info->flags, BNX_NV_BUFFERED))
                return (0);

        DBPRINT(sc, BNX_VERBOSE, "Erasing NVRAM page.\n");

        /* Build an erase command. */
        cmd = BNX_NVM_COMMAND_ERASE | BNX_NVM_COMMAND_WR |
            BNX_NVM_COMMAND_DOIT;

        /*
         * Clear the DONE bit separately, set the NVRAM address to erase,
         * and issue the erase command.
         */
        REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
        REG_WR(sc, BNX_NVM_ADDR, offset & BNX_NVM_ADDR_NVM_ADDR_VALUE);
        REG_WR(sc, BNX_NVM_COMMAND, cmd);

        /* Wait for completion. */
        for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
                u_int32_t val;

                DELAY(5);

                val = REG_RD(sc, BNX_NVM_COMMAND);
                if (val & BNX_NVM_COMMAND_DONE)
                        break;
        }

        if (j >= NVRAM_TIMEOUT_COUNT) {
                DBPRINT(sc, BNX_WARN, "Timeout erasing NVRAM.\n");
                return (EBUSY);
        }

        return (0);
}
#endif /* BNX_NVRAM_WRITE_SUPPORT */

/****************************************************************************/
/* Read a dword (32 bits) from NVRAM.                                       */
/*                                                                          */
/* Read a 32 bit word from NVRAM.  The caller is assumed to have already    */
/* obtained the NVRAM lock and enabled the controller for NVRAM access.     */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success and the 32 bit value read, positive value on failure.     */
/****************************************************************************/
int
bnx_nvram_read_dword(struct bnx_softc *sc, u_int32_t offset,
    u_int8_t *ret_val, u_int32_t cmd_flags)
{
        u_int32_t               cmd;
        int                     i, rc = 0;

        /* Build the command word. */
        cmd = BNX_NVM_COMMAND_DOIT | cmd_flags;

        /* Calculate the offset for buffered flash if translation is used. */
        if (ISSET(sc->bnx_flash_info->flags, BNX_NV_TRANSLATE)) {
                offset = ((offset / sc->bnx_flash_info->page_size) <<
                    sc->bnx_flash_info->page_bits) +
                    (offset % sc->bnx_flash_info->page_size);
        }

        /*
         * Clear the DONE bit separately, set the address to read,
         * and issue the read.
         */
        REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
        REG_WR(sc, BNX_NVM_ADDR, offset & BNX_NVM_ADDR_NVM_ADDR_VALUE);
        REG_WR(sc, BNX_NVM_COMMAND, cmd);

        /* Wait for completion. */
        for (i = 0; i < NVRAM_TIMEOUT_COUNT; i++) {
                u_int32_t val;

                DELAY(5);

                val = REG_RD(sc, BNX_NVM_COMMAND);
                if (val & BNX_NVM_COMMAND_DONE) {
                        val = REG_RD(sc, BNX_NVM_READ);

                        val = bnx_be32toh(val);
                        memcpy(ret_val, &val, 4);
                        break;
                }
        }

        /* Check for errors. */
        if (i >= NVRAM_TIMEOUT_COUNT) {
                BNX_PRINTF(sc, "%s(%d): Timeout error reading NVRAM at "
                    "offset 0x%08X!\n", __FILE__, __LINE__, offset);
                rc = EBUSY;
        }

        return(rc);
}

#ifdef BNX_NVRAM_WRITE_SUPPORT
/****************************************************************************/
/* Write a dword (32 bits) to NVRAM.                                        */
/*                                                                          */
/* Write a 32 bit word to NVRAM.  The caller is assumed to have already     */
/* obtained the NVRAM lock, enabled the controller for NVRAM access, and    */
/* enabled NVRAM write access.                                              */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_nvram_write_dword(struct bnx_softc *sc, u_int32_t offset, u_int8_t *val,
    u_int32_t cmd_flags)
{
        u_int32_t               cmd, val32;
        int                     j;

        /* Build the command word. */
        cmd = BNX_NVM_COMMAND_DOIT | BNX_NVM_COMMAND_WR | cmd_flags;

        /* Calculate the offset for buffered flash if translation is used. */
        if (ISSET(sc->bnx_flash_info->flags, BNX_NV_TRANSLATE)) {
                offset = ((offset / sc->bnx_flash_info->page_size) <<
                    sc->bnx_flash_info->page_bits) +
                    (offset % sc->bnx_flash_info->page_size);
        }

        /*
         * Clear the DONE bit separately, convert NVRAM data to big-endian,
         * set the NVRAM address to write, and issue the write command
         */
        REG_WR(sc, BNX_NVM_COMMAND, BNX_NVM_COMMAND_DONE);
        memcpy(&val32, val, 4);
        val32 = htobe32(val32);
        REG_WR(sc, BNX_NVM_WRITE, val32);
        REG_WR(sc, BNX_NVM_ADDR, offset & BNX_NVM_ADDR_NVM_ADDR_VALUE);
        REG_WR(sc, BNX_NVM_COMMAND, cmd);

        /* Wait for completion. */
        for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
                DELAY(5);

                if (REG_RD(sc, BNX_NVM_COMMAND) & BNX_NVM_COMMAND_DONE)
                        break;
        }
        if (j >= NVRAM_TIMEOUT_COUNT) {
                BNX_PRINTF(sc, "%s(%d): Timeout error writing NVRAM at "
                    "offset 0x%08X\n", __FILE__, __LINE__, offset);
                return (EBUSY);
        }

        return (0);
}
#endif /* BNX_NVRAM_WRITE_SUPPORT */

/****************************************************************************/
/* Initialize NVRAM access.                                                 */
/*                                                                          */
/* Identify the NVRAM device in use and prepare the NVRAM interface to      */
/* access that device.                                                      */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_init_nvram(struct bnx_softc *sc)
{
        u_int32_t               val;
        int                     j, entry_count, rc = 0;
        struct flash_spec       *flash;

        DBPRINT(sc,BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                sc->bnx_flash_info = &flash_5709;
                goto bnx_init_nvram_get_flash_size;
        }

        /* Determine the selected interface. */
        val = REG_RD(sc, BNX_NVM_CFG1);

        entry_count = sizeof(flash_table) / sizeof(struct flash_spec);

        /*
         * Flash reconfiguration is required to support additional
         * NVRAM devices not directly supported in hardware.
         * Check if the flash interface was reconfigured
         * by the bootcode.
         */

        if (val & 0x40000000) {
                /* Flash interface reconfigured by bootcode. */

                DBPRINT(sc,BNX_INFO_LOAD, 
                        "bnx_init_nvram(): Flash WAS reconfigured.\n");

                for (j = 0, flash = &flash_table[0]; j < entry_count;
                     j++, flash++) {
                        if ((val & FLASH_BACKUP_STRAP_MASK) ==
                            (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
                                sc->bnx_flash_info = flash;
                                break;
                        }
                }
        } else {
                /* Flash interface not yet reconfigured. */
                u_int32_t mask;

                DBPRINT(sc,BNX_INFO_LOAD, 
                        "bnx_init_nvram(): Flash was NOT reconfigured.\n");

                if (val & (1 << 23))
                        mask = FLASH_BACKUP_STRAP_MASK;
                else
                        mask = FLASH_STRAP_MASK;

                /* Look for the matching NVRAM device configuration data. */
                for (j = 0, flash = &flash_table[0]; j < entry_count;
                    j++, flash++) {
                        /* Check if the dev matches any of the known devices. */
                        if ((val & mask) == (flash->strapping & mask)) {
                                /* Found a device match. */
                                sc->bnx_flash_info = flash;

                                /* Request access to the flash interface. */
                                if ((rc = bnx_acquire_nvram_lock(sc)) != 0)
                                        return (rc);

                                /* Reconfigure the flash interface. */
                                bnx_enable_nvram_access(sc);
                                REG_WR(sc, BNX_NVM_CFG1, flash->config1);
                                REG_WR(sc, BNX_NVM_CFG2, flash->config2);
                                REG_WR(sc, BNX_NVM_CFG3, flash->config3);
                                REG_WR(sc, BNX_NVM_WRITE1, flash->write1);
                                bnx_disable_nvram_access(sc);
                                bnx_release_nvram_lock(sc);

                                break;
                        }
                }
        }

        /* Check if a matching device was found. */
        if (j == entry_count) {
                sc->bnx_flash_info = NULL;
                BNX_PRINTF(sc, "%s(%d): Unknown Flash NVRAM found!\n",
                        __FILE__, __LINE__);
                rc = ENODEV;
        }

bnx_init_nvram_get_flash_size:
        /* Write the flash config data to the shared memory interface. */
        val = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_SHARED_HW_CFG_CONFIG2);
        val &= BNX_SHARED_HW_CFG2_NVM_SIZE_MASK;
        if (val)
                sc->bnx_flash_size = val;
        else
                sc->bnx_flash_size = sc->bnx_flash_info->total_size;

        DBPRINT(sc, BNX_INFO_LOAD, "bnx_init_nvram() flash->total_size = "
            "0x%08X\n", sc->bnx_flash_info->total_size);

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return (rc);
}

/****************************************************************************/
/* Read an arbitrary range of data from NVRAM.                              */
/*                                                                          */
/* Prepares the NVRAM interface for access and reads the requested data     */
/* into the supplied buffer.                                                */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success and the data read, positive value on failure.             */
/****************************************************************************/
int
bnx_nvram_read(struct bnx_softc *sc, u_int32_t offset, u_int8_t *ret_buf,
    int buf_size)
{
        int                     rc = 0;
        u_int32_t               cmd_flags, offset32, len32, extra;

        if (buf_size == 0)
                return (0);

        /* Request access to the flash interface. */
        if ((rc = bnx_acquire_nvram_lock(sc)) != 0)
                return (rc);

        /* Enable access to flash interface */
        bnx_enable_nvram_access(sc);

        len32 = buf_size;
        offset32 = offset;
        extra = 0;

        cmd_flags = 0;

        if (offset32 & 3) {
                u_int8_t buf[4];
                u_int32_t pre_len;

                offset32 &= ~3;
                pre_len = 4 - (offset & 3);

                if (pre_len >= len32) {
                        pre_len = len32;
                        cmd_flags =
                            BNX_NVM_COMMAND_FIRST | BNX_NVM_COMMAND_LAST;
                } else
                        cmd_flags = BNX_NVM_COMMAND_FIRST;

                rc = bnx_nvram_read_dword(sc, offset32, buf, cmd_flags);

                if (rc)
                        return (rc);

                memcpy(ret_buf, buf + (offset & 3), pre_len);

                offset32 += 4;
                ret_buf += pre_len;
                len32 -= pre_len;
        }

        if (len32 & 3) {
                extra = 4 - (len32 & 3);
                len32 = (len32 + 4) & ~3;
        }

        if (len32 == 4) {
                u_int8_t buf[4];

                if (cmd_flags)
                        cmd_flags = BNX_NVM_COMMAND_LAST;
                else
                        cmd_flags =
                            BNX_NVM_COMMAND_FIRST | BNX_NVM_COMMAND_LAST;

                rc = bnx_nvram_read_dword(sc, offset32, buf, cmd_flags);

                memcpy(ret_buf, buf, 4 - extra);
        } else if (len32 > 0) {
                u_int8_t buf[4];

                /* Read the first word. */
                if (cmd_flags)
                        cmd_flags = 0;
                else
                        cmd_flags = BNX_NVM_COMMAND_FIRST;

                rc = bnx_nvram_read_dword(sc, offset32, ret_buf, cmd_flags);

                /* Advance to the next dword. */
                offset32 += 4;
                ret_buf += 4;
                len32 -= 4;

                while (len32 > 4 && rc == 0) {
                        rc = bnx_nvram_read_dword(sc, offset32, ret_buf, 0);

                        /* Advance to the next dword. */
                        offset32 += 4;
                        ret_buf += 4;
                        len32 -= 4;
                }

                if (rc)
                        return (rc);

                cmd_flags = BNX_NVM_COMMAND_LAST;
                rc = bnx_nvram_read_dword(sc, offset32, buf, cmd_flags);

                memcpy(ret_buf, buf, 4 - extra);
        }

        /* Disable access to flash interface and release the lock. */
        bnx_disable_nvram_access(sc);
        bnx_release_nvram_lock(sc);

        return (rc);
}

#ifdef BNX_NVRAM_WRITE_SUPPORT
/****************************************************************************/
/* Write an arbitrary range of data from NVRAM.                             */
/*                                                                          */
/* Prepares the NVRAM interface for write access and writes the requested   */
/* data from the supplied buffer.  The caller is responsible for            */
/* calculating any appropriate CRCs.                                        */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_nvram_write(struct bnx_softc *sc, u_int32_t offset, u_int8_t *data_buf,
    int buf_size)
{
        u_int32_t               written, offset32, len32;
        u_int8_t                *buf, start[4], end[4];
        int                     rc = 0;
        int                     align_start, align_end;

        buf = data_buf;
        offset32 = offset;
        len32 = buf_size;
        align_start = align_end = 0;

        if ((align_start = (offset32 & 3))) {
                offset32 &= ~3;
                len32 += align_start;
                if ((rc = bnx_nvram_read(sc, offset32, start, 4)))
                        return (rc);
        }

        if (len32 & 3) {
                if ((len32 > 4) || !align_start) {
                        align_end = 4 - (len32 & 3);
                        len32 += align_end;
                        if ((rc = bnx_nvram_read(sc, offset32 + len32 - 4,
                            end, 4))) {
                                return (rc);
                        }
                }
        }

        if (align_start || align_end) {
                buf = malloc(len32, M_DEVBUF, M_NOWAIT);
                if (buf == NULL)
                        return (ENOMEM);

                if (align_start)
                        memcpy(buf, start, 4);

                if (align_end)
                        memcpy(buf + len32 - 4, end, 4);

                memcpy(buf + align_start, data_buf, buf_size);
        }

        written = 0;
        while ((written < len32) && (rc == 0)) {
                u_int32_t page_start, page_end, data_start, data_end;
                u_int32_t addr, cmd_flags;
                int i;
                u_int8_t flash_buffer[264];

            /* Find the page_start addr */
                page_start = offset32 + written;
                page_start -= (page_start % sc->bnx_flash_info->page_size);
                /* Find the page_end addr */
                page_end = page_start + sc->bnx_flash_info->page_size;
                /* Find the data_start addr */
                data_start = (written == 0) ? offset32 : page_start;
                /* Find the data_end addr */
                data_end = (page_end > offset32 + len32) ?
                    (offset32 + len32) : page_end;

                /* Request access to the flash interface. */
                if ((rc = bnx_acquire_nvram_lock(sc)) != 0)
                        goto nvram_write_end;

                /* Enable access to flash interface */
                bnx_enable_nvram_access(sc);

                cmd_flags = BNX_NVM_COMMAND_FIRST;
                if (!ISSET(sc->bnx_flash_info->flags, BNX_NV_BUFFERED)) {
                        int j;

                        /* Read the whole page into the buffer
                         * (non-buffer flash only) */
                        for (j = 0; j < sc->bnx_flash_info->page_size; j += 4) {
                                if (j == (sc->bnx_flash_info->page_size - 4))
                                        cmd_flags |= BNX_NVM_COMMAND_LAST;

                                rc = bnx_nvram_read_dword(sc,
                                        page_start + j,
                                        &flash_buffer[j],
                                        cmd_flags);

                                if (rc)
                                        goto nvram_write_end;

                                cmd_flags = 0;
                        }
                }

                /* Enable writes to flash interface (unlock write-protect) */
                if ((rc = bnx_enable_nvram_write(sc)) != 0)
                        goto nvram_write_end;

                /* Erase the page */
                if ((rc = bnx_nvram_erase_page(sc, page_start)) != 0)
                        goto nvram_write_end;

                /* Re-enable the write again for the actual write */
                bnx_enable_nvram_write(sc);

                /* Loop to write back the buffer data from page_start to
                 * data_start */
                i = 0;
                if (!ISSET(sc->bnx_flash_info->flags, BNX_NV_BUFFERED)) {
                        for (addr = page_start; addr < data_start;
                                addr += 4, i += 4) {

                                rc = bnx_nvram_write_dword(sc, addr,
                                    &flash_buffer[i], cmd_flags);

                                if (rc != 0)
                                        goto nvram_write_end;

                                cmd_flags = 0;
                        }
                }

                /* Loop to write the new data from data_start to data_end */
                for (addr = data_start; addr < data_end; addr += 4, i++) {
                        if ((addr == page_end - 4) ||
                            (ISSET(sc->bnx_flash_info->flags, BNX_NV_BUFFERED)
                            && (addr == data_end - 4))) {

                                cmd_flags |= BNX_NVM_COMMAND_LAST;
                        }

                        rc = bnx_nvram_write_dword(sc, addr, buf, cmd_flags);

                        if (rc != 0)
                                goto nvram_write_end;

                        cmd_flags = 0;
                        buf += 4;
                }

                /* Loop to write back the buffer data from data_end
                 * to page_end */
                if (!ISSET(sc->bnx_flash_info->flags, BNX_NV_BUFFERED)) {
                        for (addr = data_end; addr < page_end;
                            addr += 4, i += 4) {

                                if (addr == page_end-4)
                                        cmd_flags = BNX_NVM_COMMAND_LAST;

                                rc = bnx_nvram_write_dword(sc, addr,
                                    &flash_buffer[i], cmd_flags);

                                if (rc != 0)
                                        goto nvram_write_end;

                                cmd_flags = 0;
                        }
                }

                /* Disable writes to flash interface (lock write-protect) */
                bnx_disable_nvram_write(sc);

                /* Disable access to flash interface */
                bnx_disable_nvram_access(sc);
                bnx_release_nvram_lock(sc);

                /* Increment written */
                written += data_end - data_start;
        }

nvram_write_end:
        if (align_start || align_end)
                free(buf, M_DEVBUF, len32);

        return (rc);
}
#endif /* BNX_NVRAM_WRITE_SUPPORT */

/****************************************************************************/
/* Verifies that NVRAM is accessible and contains valid data.               */
/*                                                                          */
/* Reads the configuration data from NVRAM and verifies that the CRC is     */
/* correct.                                                                 */
/*                                                                          */
/* Returns:                                                                 */
/*   0 on success, positive value on failure.                               */
/****************************************************************************/
int
bnx_nvram_test(struct bnx_softc *sc)
{
        u_int32_t               buf[BNX_NVRAM_SIZE / 4];
        u_int8_t                *data = (u_int8_t *) buf;
        int                     rc = 0;
        u_int32_t               magic, csum;

        /*
         * Check that the device NVRAM is valid by reading
         * the magic value at offset 0.
         */
        if ((rc = bnx_nvram_read(sc, 0, data, 4)) != 0)
                goto bnx_nvram_test_done;

        magic = bnx_be32toh(buf[0]);
        if (magic != BNX_NVRAM_MAGIC) {
                rc = ENODEV;
                BNX_PRINTF(sc, "%s(%d): Invalid NVRAM magic value! "
                    "Expected: 0x%08X, Found: 0x%08X\n",
                    __FILE__, __LINE__, BNX_NVRAM_MAGIC, magic);
                goto bnx_nvram_test_done;
        }

        /*
         * Verify that the device NVRAM includes valid
         * configuration data.
         */
        if ((rc = bnx_nvram_read(sc, 0x100, data, BNX_NVRAM_SIZE)) != 0)
                goto bnx_nvram_test_done;

        csum = ether_crc32_le(data, 0x100);
        if (csum != BNX_CRC32_RESIDUAL) {
                rc = ENODEV;
                BNX_PRINTF(sc, "%s(%d): Invalid Manufacturing Information "
                    "NVRAM CRC! Expected: 0x%08X, Found: 0x%08X\n",
                    __FILE__, __LINE__, BNX_CRC32_RESIDUAL, csum);
                goto bnx_nvram_test_done;
        }

        csum = ether_crc32_le(data + 0x100, 0x100);
        if (csum != BNX_CRC32_RESIDUAL) {
                BNX_PRINTF(sc, "%s(%d): Invalid Feature Configuration "
                    "Information NVRAM CRC! Expected: 0x%08X, Found: 08%08X\n",
                    __FILE__, __LINE__, BNX_CRC32_RESIDUAL, csum);
                rc = ENODEV;
        }

bnx_nvram_test_done:
        return (rc);
}

/****************************************************************************/
/* Identifies the current media type of the controller and sets the PHY     */
/* address.                                                                 */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_get_media(struct bnx_softc *sc)
{
        u_int32_t val;
 
        sc->bnx_phy_addr = 1;
 
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                u_int32_t val = REG_RD(sc, BNX_MISC_DUAL_MEDIA_CTRL);
                u_int32_t bond_id = val & BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID;
                u_int32_t strap;

                /*
                 * The BCM5709S is software configurable
                 * for Copper or SerDes operation.
                 */
                if (bond_id == BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_C) {
                        DBPRINT(sc, BNX_INFO_LOAD,
                            "5709 bonded for copper.\n");
                        goto bnx_get_media_exit;
                } else if (bond_id == BNX_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
                        DBPRINT(sc, BNX_INFO_LOAD,
                            "5709 bonded for dual media.\n");
                        sc->bnx_phy_flags |= BNX_PHY_SERDES_FLAG;
                        goto bnx_get_media_exit;
                }

                if (val & BNX_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
                        strap = (val & BNX_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
                else {
                        strap = (val & BNX_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP)
                            >> 8;
                }

                if (sc->bnx_pa.pa_function == 0) {
                        switch (strap) {
                        case 0x4:
                        case 0x5:
                        case 0x6:
                                DBPRINT(sc, BNX_INFO_LOAD, 
                                        "BCM5709 s/w configured for SerDes.\n");
                                sc->bnx_phy_flags |= BNX_PHY_SERDES_FLAG;
                                break;
                        default:
                                DBPRINT(sc, BNX_INFO_LOAD, 
                                        "BCM5709 s/w configured for Copper.\n");
                        }
                } else {
                        switch (strap) {
                        case 0x1:
                        case 0x2:
                        case 0x4:
                                DBPRINT(sc, BNX_INFO_LOAD, 
                                        "BCM5709 s/w configured for SerDes.\n");
                                sc->bnx_phy_flags |= BNX_PHY_SERDES_FLAG;
                                break;
                        default:
                                DBPRINT(sc, BNX_INFO_LOAD, 
                                        "BCM5709 s/w configured for Copper.\n");
                        }
                }

        } else if (BNX_CHIP_BOND_ID(sc) & BNX_CHIP_BOND_ID_SERDES_BIT)
                sc->bnx_phy_flags |= BNX_PHY_SERDES_FLAG;

        if (sc->bnx_phy_flags & BNX_PHY_SERDES_FLAG) {
                sc->bnx_flags |= BNX_NO_WOL_FLAG;

                if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709)
                        sc->bnx_phy_flags |= BNX_PHY_IEEE_CLAUSE_45_FLAG;

                /*
                 * The BCM5708S, BCM5709S, and BCM5716S controllers use a
                 * separate PHY for SerDes.
                 */
                if (BNX_CHIP_NUM(sc) != BNX_CHIP_NUM_5706) {
                        sc->bnx_phy_addr = 2;
                        val = REG_RD_IND(sc, sc->bnx_shmem_base +
                                 BNX_SHARED_HW_CFG_CONFIG);
                        if (val & BNX_SHARED_HW_CFG_PHY_2_5G) {
                                sc->bnx_phy_flags |= BNX_PHY_2_5G_CAPABLE_FLAG;
                                DBPRINT(sc, BNX_INFO_LOAD,
                                    "Found 2.5Gb capable adapter\n");
                        }
                }
        } else if ((BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5706) ||
                   (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5708))
                sc->bnx_phy_flags |= BNX_PHY_CRC_FIX_FLAG;

bnx_get_media_exit:
        DBPRINT(sc, (BNX_INFO_LOAD | BNX_INFO_PHY), 
                "Using PHY address %d.\n", sc->bnx_phy_addr);
}

/****************************************************************************/
/* Performs PHY initialization required before MII drivers access the       */
/* device.                                                                  */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_init_media(struct bnx_softc *sc)
{
        if (sc->bnx_phy_flags & BNX_PHY_IEEE_CLAUSE_45_FLAG) {
                /*
                 * Configure the BCM5709S / BCM5716S PHYs to use traditional
                 * IEEE Clause 22 method. Otherwise we have no way to attach
                 * the PHY to the mii(4) layer. PHY specific configuration
                 * is done by the mii(4) layer.
                 */

                /* Select auto-negotiation MMD of the PHY. */
                bnx_miibus_write_reg(&sc->bnx_dev, sc->bnx_phy_addr,
                    BRGPHY_BLOCK_ADDR, BRGPHY_BLOCK_ADDR_ADDR_EXT);

                bnx_miibus_write_reg(&sc->bnx_dev, sc->bnx_phy_addr,
                    BRGPHY_ADDR_EXT, BRGPHY_ADDR_EXT_AN_MMD);

                bnx_miibus_write_reg(&sc->bnx_dev, sc->bnx_phy_addr,
                    BRGPHY_BLOCK_ADDR, BRGPHY_BLOCK_ADDR_COMBO_IEEE0);
        }
}

/****************************************************************************/
/* Free any DMA memory owned by the driver.                                 */
/*                                                                          */
/* Scans through each data structure that requires DMA memory and frees     */
/* the memory if allocated.                                                 */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_dma_free(struct bnx_softc *sc)
{
        int                     i;

        DBPRINT(sc,BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Destroy the status block. */
        if (sc->status_block != NULL && sc->status_map != NULL) {
                bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0,
                    sc->status_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
                bus_dmamap_unload(sc->bnx_dmatag, sc->status_map);
                bus_dmamem_unmap(sc->bnx_dmatag, (caddr_t)sc->status_block,
                    BNX_STATUS_BLK_SZ);         
                bus_dmamem_free(sc->bnx_dmatag, &sc->status_seg,
                    sc->status_rseg);
                bus_dmamap_destroy(sc->bnx_dmatag, sc->status_map);
                sc->status_block = NULL;
                sc->status_map = NULL;
        }

        /* Destroy the statistics block. */
        if (sc->stats_block != NULL && sc->stats_map != NULL) {
                bus_dmamap_unload(sc->bnx_dmatag, sc->stats_map);
                bus_dmamem_unmap(sc->bnx_dmatag, (caddr_t)sc->stats_block,
                    BNX_STATS_BLK_SZ);          
                bus_dmamem_free(sc->bnx_dmatag, &sc->stats_seg,
                    sc->stats_rseg);
                bus_dmamap_destroy(sc->bnx_dmatag, sc->stats_map);
                sc->stats_block = NULL;
                sc->stats_map = NULL;
        }

        /* Free, unmap and destroy all context memory pages. */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                for (i = 0; i < sc->ctx_pages; i++) {
                        if (sc->ctx_block[i] != NULL) {
                                bus_dmamap_unload(sc->bnx_dmatag,
                                    sc->ctx_map[i]);
                                bus_dmamem_unmap(sc->bnx_dmatag,
                                    (caddr_t)sc->ctx_block[i],
                                    BCM_PAGE_SIZE);
                                bus_dmamem_free(sc->bnx_dmatag,
                                    &sc->ctx_segs[i], sc->ctx_rsegs[i]);
                                bus_dmamap_destroy(sc->bnx_dmatag,
                                    sc->ctx_map[i]);
                                sc->ctx_block[i] = NULL;
                        }
                }
        }

        /* Free, unmap and destroy all TX buffer descriptor chain pages. */
        for (i = 0; i < TX_PAGES; i++ ) {
                if (sc->tx_bd_chain[i] != NULL &&
                    sc->tx_bd_chain_map[i] != NULL) {
                        bus_dmamap_unload(sc->bnx_dmatag,
                            sc->tx_bd_chain_map[i]);
                        bus_dmamem_unmap(sc->bnx_dmatag,
                            (caddr_t)sc->tx_bd_chain[i], BNX_TX_CHAIN_PAGE_SZ);
                        bus_dmamem_free(sc->bnx_dmatag, &sc->tx_bd_chain_seg[i],
                            sc->tx_bd_chain_rseg[i]);
                        bus_dmamap_destroy(sc->bnx_dmatag,
                            sc->tx_bd_chain_map[i]);
                        sc->tx_bd_chain[i] = NULL;
                        sc->tx_bd_chain_map[i] = NULL;
                }
        }

        /* Unload and destroy the TX mbuf maps. */
        for (i = 0; i < TOTAL_TX_BD; i++) {
                bus_dmamap_unload(sc->bnx_dmatag, sc->tx_mbuf_map[i]);
                bus_dmamap_destroy(sc->bnx_dmatag, sc->tx_mbuf_map[i]);
        }

        /* Free, unmap and destroy all RX buffer descriptor chain pages. */
        for (i = 0; i < RX_PAGES; i++ ) {
                if (sc->rx_bd_chain[i] != NULL &&
                    sc->rx_bd_chain_map[i] != NULL) {
                        bus_dmamap_unload(sc->bnx_dmatag,
                            sc->rx_bd_chain_map[i]);
                        bus_dmamem_unmap(sc->bnx_dmatag,
                            (caddr_t)sc->rx_bd_chain[i], BNX_RX_CHAIN_PAGE_SZ);
                        bus_dmamem_free(sc->bnx_dmatag, &sc->rx_bd_chain_seg[i],
                            sc->rx_bd_chain_rseg[i]);

                        bus_dmamap_destroy(sc->bnx_dmatag,
                            sc->rx_bd_chain_map[i]);
                        sc->rx_bd_chain[i] = NULL;
                        sc->rx_bd_chain_map[i] = NULL;
                }
        }

        /* Unload and destroy the RX mbuf maps. */
        for (i = 0; i < TOTAL_RX_BD; i++) {
                if (sc->rx_mbuf_map[i] != NULL) {
                        bus_dmamap_unload(sc->bnx_dmatag, sc->rx_mbuf_map[i]);
                        bus_dmamap_destroy(sc->bnx_dmatag, sc->rx_mbuf_map[i]);
                }
        }

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
}

/****************************************************************************/
/* Allocate any DMA memory needed by the driver.                            */
/*                                                                          */
/* Allocates DMA memory needed for the various global structures needed by  */
/* hardware.                                                                */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_dma_alloc(struct bnx_softc *sc)
{
        int                     i, rc = 0;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /*
         * Create DMA maps for the TX buffer mbufs.
         */
        for (i = 0; i < TOTAL_TX_BD; i++) {
                if (bus_dmamap_create(sc->bnx_dmatag,
                    BNX_MAX_JUMBO_ETHER_MTU_VLAN, BNX_MAX_SEGMENTS,
                    MCLBYTES, 0, BUS_DMA_NOWAIT, &sc->tx_mbuf_map[i])) {
                        printf(": Could not create Tx mbuf %d DMA map!\n", 1);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }
        }

        /*
         * Allocate DMA memory for the status block, map the memory into DMA
         * space, and fetch the physical address of the block.
         */
        if (bus_dmamap_create(sc->bnx_dmatag, BNX_STATUS_BLK_SZ, 1,
            BNX_STATUS_BLK_SZ, 0, BUS_DMA_NOWAIT, &sc->status_map)) {
                printf(": Could not create status block DMA map!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_STATUS_BLK_SZ,
            BNX_DMA_ALIGN, BNX_DMA_BOUNDARY, &sc->status_seg, 1,
            &sc->status_rseg, BUS_DMA_NOWAIT | BUS_DMA_ZERO)) {
                printf(": Could not allocate status block DMA memory!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        if (bus_dmamem_map(sc->bnx_dmatag, &sc->status_seg, sc->status_rseg,
            BNX_STATUS_BLK_SZ, (caddr_t *)&sc->status_block, BUS_DMA_NOWAIT)) {
                printf(": Could not map status block DMA memory!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        if (bus_dmamap_load(sc->bnx_dmatag, sc->status_map,
            sc->status_block, BNX_STATUS_BLK_SZ, NULL, BUS_DMA_NOWAIT)) {
                printf(": Could not load status block DMA memory!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0,
            sc->status_map->dm_mapsize, BUS_DMASYNC_PREREAD);

        sc->status_block_paddr = sc->status_map->dm_segs[0].ds_addr;

        /* DRC - Fix for 64 bit addresses. */
        DBPRINT(sc, BNX_INFO, "status_block_paddr = 0x%08X\n",
                (u_int32_t) sc->status_block_paddr);

        /* BCM5709 uses host memory as cache for context memory. */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                sc->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
                if (sc->ctx_pages == 0)
                        sc->ctx_pages = 1;
                if (sc->ctx_pages > 4) /* XXX */
                        sc->ctx_pages = 4;

                DBRUNIF((sc->ctx_pages > 512),
                        BCE_PRINTF("%s(%d): Too many CTX pages! %d > 512\n",
                                __FILE__, __LINE__, sc->ctx_pages));


                for (i = 0; i < sc->ctx_pages; i++) {
                        if (bus_dmamap_create(sc->bnx_dmatag, BCM_PAGE_SIZE,
                            1, BCM_PAGE_SIZE, BNX_DMA_BOUNDARY,
                            BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
                            &sc->ctx_map[i]) != 0) {
                                rc = ENOMEM;
                                goto bnx_dma_alloc_exit;
                        }

                        if (bus_dmamem_alloc(sc->bnx_dmatag, BCM_PAGE_SIZE,
                            BCM_PAGE_SIZE, BNX_DMA_BOUNDARY, &sc->ctx_segs[i],
                            1, &sc->ctx_rsegs[i], BUS_DMA_NOWAIT) != 0) {
                                rc = ENOMEM;
                                goto bnx_dma_alloc_exit;
                        }

                        if (bus_dmamem_map(sc->bnx_dmatag, &sc->ctx_segs[i],
                            sc->ctx_rsegs[i], BCM_PAGE_SIZE,
                            (caddr_t *)&sc->ctx_block[i],
                            BUS_DMA_NOWAIT) != 0) {
                                rc = ENOMEM;
                                goto bnx_dma_alloc_exit;
                        }

                        if (bus_dmamap_load(sc->bnx_dmatag, sc->ctx_map[i],
                            sc->ctx_block[i], BCM_PAGE_SIZE, NULL,
                            BUS_DMA_NOWAIT) != 0) {
                                rc = ENOMEM;
                                goto bnx_dma_alloc_exit;
                        }

                        bzero(sc->ctx_block[i], BCM_PAGE_SIZE);
                }
        }

        /*
         * Allocate DMA memory for the statistics block, map the memory into
         * DMA space, and fetch the physical address of the block.
         */
        if (bus_dmamap_create(sc->bnx_dmatag, BNX_STATS_BLK_SZ, 1,
            BNX_STATS_BLK_SZ, 0, BUS_DMA_NOWAIT, &sc->stats_map)) {
                printf(": Could not create stats block DMA map!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_STATS_BLK_SZ,
            BNX_DMA_ALIGN, BNX_DMA_BOUNDARY, &sc->stats_seg, 1,
            &sc->stats_rseg, BUS_DMA_NOWAIT | BUS_DMA_ZERO)) {
                printf(": Could not allocate stats block DMA memory!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        if (bus_dmamem_map(sc->bnx_dmatag, &sc->stats_seg, sc->stats_rseg,
            BNX_STATS_BLK_SZ, (caddr_t *)&sc->stats_block, BUS_DMA_NOWAIT)) {
                printf(": Could not map stats block DMA memory!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        if (bus_dmamap_load(sc->bnx_dmatag, sc->stats_map,
            sc->stats_block, BNX_STATS_BLK_SZ, NULL, BUS_DMA_NOWAIT)) {
                printf(": Could not load status block DMA memory!\n");
                rc = ENOMEM;
                goto bnx_dma_alloc_exit;
        }

        sc->stats_block_paddr = sc->stats_map->dm_segs[0].ds_addr;

        /* DRC - Fix for 64 bit address. */
        DBPRINT(sc,BNX_INFO, "stats_block_paddr = 0x%08X\n", 
            (u_int32_t) sc->stats_block_paddr);

        /*
         * Allocate DMA memory for the TX buffer descriptor chain,
         * and fetch the physical address of the block.
         */
        for (i = 0; i < TX_PAGES; i++) {
                if (bus_dmamap_create(sc->bnx_dmatag, BNX_TX_CHAIN_PAGE_SZ, 1,
                    BNX_TX_CHAIN_PAGE_SZ, 0, BUS_DMA_NOWAIT,
                    &sc->tx_bd_chain_map[i])) {
                        printf(": Could not create Tx desc %d DMA map!\n", i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_TX_CHAIN_PAGE_SZ,
                    BCM_PAGE_SIZE, BNX_DMA_BOUNDARY, &sc->tx_bd_chain_seg[i], 1,
                    &sc->tx_bd_chain_rseg[i], BUS_DMA_NOWAIT)) {
                        printf(": Could not allocate TX desc %d DMA memory!\n",
                            i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                if (bus_dmamem_map(sc->bnx_dmatag, &sc->tx_bd_chain_seg[i],
                    sc->tx_bd_chain_rseg[i], BNX_TX_CHAIN_PAGE_SZ,
                    (caddr_t *)&sc->tx_bd_chain[i], BUS_DMA_NOWAIT)) {
                        printf(": Could not map TX desc %d DMA memory!\n", i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                if (bus_dmamap_load(sc->bnx_dmatag, sc->tx_bd_chain_map[i],
                    (caddr_t)sc->tx_bd_chain[i], BNX_TX_CHAIN_PAGE_SZ, NULL,
                    BUS_DMA_NOWAIT)) {
                        printf(": Could not load TX desc %d DMA memory!\n", i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                sc->tx_bd_chain_paddr[i] =
                    sc->tx_bd_chain_map[i]->dm_segs[0].ds_addr;

                /* DRC - Fix for 64 bit systems. */
                DBPRINT(sc, BNX_INFO, "tx_bd_chain_paddr[%d] = 0x%08X\n", 
                    i, (u_int32_t) sc->tx_bd_chain_paddr[i]);
        }

        /*
         * Allocate DMA memory for the Rx buffer descriptor chain,
         * and fetch the physical address of the block.
         */
        for (i = 0; i < RX_PAGES; i++) {
                if (bus_dmamap_create(sc->bnx_dmatag, BNX_RX_CHAIN_PAGE_SZ, 1,
                    BNX_RX_CHAIN_PAGE_SZ, 0, BUS_DMA_NOWAIT,
                    &sc->rx_bd_chain_map[i])) {
                        printf(": Could not create Rx desc %d DMA map!\n", i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                if (bus_dmamem_alloc(sc->bnx_dmatag, BNX_RX_CHAIN_PAGE_SZ,
                    BCM_PAGE_SIZE, BNX_DMA_BOUNDARY, &sc->rx_bd_chain_seg[i], 1,
                    &sc->rx_bd_chain_rseg[i], BUS_DMA_NOWAIT | BUS_DMA_ZERO)) {
                        printf(": Could not allocate Rx desc %d DMA memory!\n", 
                            i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                if (bus_dmamem_map(sc->bnx_dmatag, &sc->rx_bd_chain_seg[i],
                    sc->rx_bd_chain_rseg[i], BNX_RX_CHAIN_PAGE_SZ,
                    (caddr_t *)&sc->rx_bd_chain[i], BUS_DMA_NOWAIT)) {
                        printf(": Could not map Rx desc %d DMA memory!\n", i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                if (bus_dmamap_load(sc->bnx_dmatag, sc->rx_bd_chain_map[i],
                    (caddr_t)sc->rx_bd_chain[i], BNX_RX_CHAIN_PAGE_SZ, NULL,
                    BUS_DMA_NOWAIT)) {
                        printf(": Could not load Rx desc %d DMA memory!\n", i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }

                sc->rx_bd_chain_paddr[i] =
                    sc->rx_bd_chain_map[i]->dm_segs[0].ds_addr;

                /* DRC - Fix for 64 bit systems. */
                DBPRINT(sc, BNX_INFO, "rx_bd_chain_paddr[%d] = 0x%08X\n", 
                    i, (u_int32_t) sc->rx_bd_chain_paddr[i]);
        }

        /*
         * Create DMA maps for the Rx buffer mbufs.
         */
        for (i = 0; i < TOTAL_RX_BD; i++) {
                if (bus_dmamap_create(sc->bnx_dmatag, BNX_MAX_JUMBO_MRU,
                    1, BNX_MAX_JUMBO_MRU, 0, BUS_DMA_NOWAIT,
                    &sc->rx_mbuf_map[i])) {
                        printf(": Could not create Rx mbuf %d DMA map!\n", i);
                        rc = ENOMEM;
                        goto bnx_dma_alloc_exit;
                }
        }

 bnx_dma_alloc_exit:
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return(rc);
}

/****************************************************************************/
/* Release all resources used by the driver.                                */
/*                                                                          */
/* Releases all resources acquired by the driver including interrupts,      */
/* interrupt handler, interfaces, mutexes, and DMA memory.                  */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_release_resources(struct bnx_softc *sc)
{
        struct pci_attach_args  *pa = &(sc->bnx_pa);

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        bnx_dma_free(sc);

        if (sc->bnx_intrhand != NULL)
                pci_intr_disestablish(pa->pa_pc, sc->bnx_intrhand);

        if (sc->bnx_size)
                bus_space_unmap(sc->bnx_btag, sc->bnx_bhandle, sc->bnx_size);

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
}

/****************************************************************************/
/* Firmware synchronization.                                                */
/*                                                                          */
/* Before performing certain events such as a chip reset, synchronize with  */
/* the firmware first.                                                      */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_fw_sync(struct bnx_softc *sc, u_int32_t msg_data)
{
        int                     i, rc = 0;
        u_int32_t               val;

        /* Don't waste any time if we've timed out before. */
        if (sc->bnx_fw_timed_out) {
                rc = EBUSY;
                goto bnx_fw_sync_exit;
        }

        /* Increment the message sequence number. */
        sc->bnx_fw_wr_seq++;
        msg_data |= sc->bnx_fw_wr_seq;

        DBPRINT(sc, BNX_VERBOSE, "bnx_fw_sync(): msg_data = 0x%08X\n",
            msg_data);

        /* Send the message to the bootcode driver mailbox. */
        REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_MB, msg_data);

        /* Wait for the bootcode to acknowledge the message. */
        for (i = 0; i < FW_ACK_TIME_OUT_MS; i++) {
                /* Check for a response in the bootcode firmware mailbox. */
                val = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_FW_MB);
                if ((val & BNX_FW_MSG_ACK) == (msg_data & BNX_DRV_MSG_SEQ))
                        break;
                DELAY(1000);
        }

        /* If we've timed out, tell the bootcode that we've stopped waiting. */
        if (((val & BNX_FW_MSG_ACK) != (msg_data & BNX_DRV_MSG_SEQ)) &&
                ((msg_data & BNX_DRV_MSG_DATA) != BNX_DRV_MSG_DATA_WAIT0)) {
                BNX_PRINTF(sc, "%s(%d): Firmware synchronization timeout! "
                    "msg_data = 0x%08X\n", __FILE__, __LINE__, msg_data);

                msg_data &= ~BNX_DRV_MSG_CODE;
                msg_data |= BNX_DRV_MSG_CODE_FW_TIMEOUT;

                REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_MB, msg_data);

                sc->bnx_fw_timed_out = 1;
                rc = EBUSY;
        }

bnx_fw_sync_exit:
        return (rc);
}

/****************************************************************************/
/* Load Receive Virtual 2 Physical (RV2P) processor firmware.               */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_load_rv2p_fw(struct bnx_softc *sc, u_int32_t *rv2p_code, 
    u_int32_t rv2p_code_len, u_int32_t rv2p_proc)
{
        int                     i;
        u_int32_t               val;

        /* Set the page size used by RV2P. */
        if (rv2p_proc == RV2P_PROC2) {
                BNX_RV2P_PROC2_CHG_MAX_BD_PAGE(rv2p_code,
                    USABLE_RX_BD_PER_PAGE);
        }

        for (i = 0; i < rv2p_code_len; i += 8) {
                REG_WR(sc, BNX_RV2P_INSTR_HIGH, *rv2p_code);
                rv2p_code++;
                REG_WR(sc, BNX_RV2P_INSTR_LOW, *rv2p_code);
                rv2p_code++;

                if (rv2p_proc == RV2P_PROC1) {
                        val = (i / 8) | BNX_RV2P_PROC1_ADDR_CMD_RDWR;
                        REG_WR(sc, BNX_RV2P_PROC1_ADDR_CMD, val);
                } else {
                        val = (i / 8) | BNX_RV2P_PROC2_ADDR_CMD_RDWR;
                        REG_WR(sc, BNX_RV2P_PROC2_ADDR_CMD, val);
                }
        }

        /* Reset the processor, un-stall is done later. */
        if (rv2p_proc == RV2P_PROC1)
                REG_WR(sc, BNX_RV2P_COMMAND, BNX_RV2P_COMMAND_PROC1_RESET);
        else
                REG_WR(sc, BNX_RV2P_COMMAND, BNX_RV2P_COMMAND_PROC2_RESET);
}

/****************************************************************************/
/* Load RISC processor firmware.                                            */
/*                                                                          */
/* Loads firmware from the file if_bnxfw.h into the scratchpad memory       */
/* associated with a particular processor.                                  */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_load_cpu_fw(struct bnx_softc *sc, struct cpu_reg *cpu_reg,
    struct fw_info *fw)
{
        u_int32_t               offset;
        u_int32_t               val;

        /* Halt the CPU. */
        val = REG_RD_IND(sc, cpu_reg->mode);
        val |= cpu_reg->mode_value_halt;
        REG_WR_IND(sc, cpu_reg->mode, val);
        REG_WR_IND(sc, cpu_reg->state, cpu_reg->state_value_clear);

        /* Load the Text area. */
        offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
        if (fw->text) {
                int j;

                for (j = 0; j < (fw->text_len / 4); j++, offset += 4)
                        REG_WR_IND(sc, offset, fw->text[j]);
        }

        /* Load the Data area. */
        offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
        if (fw->data) {
                int j;

                for (j = 0; j < (fw->data_len / 4); j++, offset += 4)
                        REG_WR_IND(sc, offset, fw->data[j]);
        }

        /* Load the SBSS area. */
        offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
        if (fw->sbss) {
                int j;

                for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4)
                        REG_WR_IND(sc, offset, fw->sbss[j]);
        }

        /* Load the BSS area. */
        offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
        if (fw->bss) {
                int j;

                for (j = 0; j < (fw->bss_len/4); j++, offset += 4)
                        REG_WR_IND(sc, offset, fw->bss[j]);
        }

        /* Load the Read-Only area. */
        offset = cpu_reg->spad_base +
            (fw->rodata_addr - cpu_reg->mips_view_base);
        if (fw->rodata) {
                int j;

                for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4)
                        REG_WR_IND(sc, offset, fw->rodata[j]);
        }

        /* Clear the pre-fetch instruction. */
        REG_WR_IND(sc, cpu_reg->inst, 0);
        REG_WR_IND(sc, cpu_reg->pc, fw->start_addr);

        /* Start the CPU. */
        val = REG_RD_IND(sc, cpu_reg->mode);
        val &= ~cpu_reg->mode_value_halt;
        REG_WR_IND(sc, cpu_reg->state, cpu_reg->state_value_clear);
        REG_WR_IND(sc, cpu_reg->mode, val);
}

/****************************************************************************/
/* Initialize the RV2P, RX, TX, TPAT, and COM CPUs.                         */
/*                                                                          */
/* Loads the firmware for each CPU and starts the CPU.                      */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_init_cpus(struct bnx_softc *sc)
{
        struct bnx_firmware *bfw = &bnx_firmwares[BNX_FW_B06];
        struct bnx_rv2p *rv2p = &bnx_rv2ps[BNX_RV2P];
        struct cpu_reg cpu_reg;
        struct fw_info fw;

        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                bfw = &bnx_firmwares[BNX_FW_B09];
                if ((BNX_CHIP_REV(sc) == BNX_CHIP_REV_Ax))
                        rv2p = &bnx_rv2ps[BNX_XI90_RV2P];
                else
                        rv2p = &bnx_rv2ps[BNX_XI_RV2P];
        }

        /* Initialize the RV2P processor. */
        bnx_load_rv2p_fw(sc, rv2p->bnx_rv2p_proc1,
            rv2p->fw->bnx_rv2p_proc1len, RV2P_PROC1);
        bnx_load_rv2p_fw(sc, rv2p->bnx_rv2p_proc2,
            rv2p->fw->bnx_rv2p_proc2len, RV2P_PROC2);

        /* Initialize the RX Processor. */
        cpu_reg.mode = BNX_RXP_CPU_MODE;
        cpu_reg.mode_value_halt = BNX_RXP_CPU_MODE_SOFT_HALT;
        cpu_reg.mode_value_sstep = BNX_RXP_CPU_MODE_STEP_ENA;
        cpu_reg.state = BNX_RXP_CPU_STATE;
        cpu_reg.state_value_clear = 0xffffff;
        cpu_reg.gpr0 = BNX_RXP_CPU_REG_FILE;
        cpu_reg.evmask = BNX_RXP_CPU_EVENT_MASK;
        cpu_reg.pc = BNX_RXP_CPU_PROGRAM_COUNTER;
        cpu_reg.inst = BNX_RXP_CPU_INSTRUCTION;
        cpu_reg.bp = BNX_RXP_CPU_HW_BREAKPOINT;
        cpu_reg.spad_base = BNX_RXP_SCRATCH;
        cpu_reg.mips_view_base = 0x8000000;

        fw.ver_major = bfw->fw->bnx_RXP_FwReleaseMajor;
        fw.ver_minor = bfw->fw->bnx_RXP_FwReleaseMinor;
        fw.ver_fix = bfw->fw->bnx_RXP_FwReleaseFix;
        fw.start_addr = bfw->fw->bnx_RXP_FwStartAddr;

        fw.text_addr = bfw->fw->bnx_RXP_FwTextAddr;
        fw.text_len = bfw->fw->bnx_RXP_FwTextLen;
        fw.text_index = 0;
        fw.text = bfw->bnx_RXP_FwText;

        fw.data_addr = bfw->fw->bnx_RXP_FwDataAddr;
        fw.data_len = bfw->fw->bnx_RXP_FwDataLen;
        fw.data_index = 0;
        fw.data = bfw->bnx_RXP_FwData;

        fw.sbss_addr = bfw->fw->bnx_RXP_FwSbssAddr;
        fw.sbss_len = bfw->fw->bnx_RXP_FwSbssLen;
        fw.sbss_index = 0;
        fw.sbss = bfw->bnx_RXP_FwSbss;

        fw.bss_addr = bfw->fw->bnx_RXP_FwBssAddr;
        fw.bss_len = bfw->fw->bnx_RXP_FwBssLen;
        fw.bss_index = 0;
        fw.bss = bfw->bnx_RXP_FwBss;

        fw.rodata_addr = bfw->fw->bnx_RXP_FwRodataAddr;
        fw.rodata_len = bfw->fw->bnx_RXP_FwRodataLen;
        fw.rodata_index = 0;
        fw.rodata = bfw->bnx_RXP_FwRodata;

        DBPRINT(sc, BNX_INFO_RESET, "Loading RX firmware.\n");
        bnx_load_cpu_fw(sc, &cpu_reg, &fw);

        /* Initialize the TX Processor. */
        cpu_reg.mode = BNX_TXP_CPU_MODE;
        cpu_reg.mode_value_halt = BNX_TXP_CPU_MODE_SOFT_HALT;
        cpu_reg.mode_value_sstep = BNX_TXP_CPU_MODE_STEP_ENA;
        cpu_reg.state = BNX_TXP_CPU_STATE;
        cpu_reg.state_value_clear = 0xffffff;
        cpu_reg.gpr0 = BNX_TXP_CPU_REG_FILE;
        cpu_reg.evmask = BNX_TXP_CPU_EVENT_MASK;
        cpu_reg.pc = BNX_TXP_CPU_PROGRAM_COUNTER;
        cpu_reg.inst = BNX_TXP_CPU_INSTRUCTION;
        cpu_reg.bp = BNX_TXP_CPU_HW_BREAKPOINT;
        cpu_reg.spad_base = BNX_TXP_SCRATCH;
        cpu_reg.mips_view_base = 0x8000000;

        fw.ver_major = bfw->fw->bnx_TXP_FwReleaseMajor;
        fw.ver_minor = bfw->fw->bnx_TXP_FwReleaseMinor;
        fw.ver_fix = bfw->fw->bnx_TXP_FwReleaseFix;
        fw.start_addr = bfw->fw->bnx_TXP_FwStartAddr;

        fw.text_addr = bfw->fw->bnx_TXP_FwTextAddr;
        fw.text_len = bfw->fw->bnx_TXP_FwTextLen;
        fw.text_index = 0;
        fw.text = bfw->bnx_TXP_FwText;

        fw.data_addr = bfw->fw->bnx_TXP_FwDataAddr;
        fw.data_len = bfw->fw->bnx_TXP_FwDataLen;
        fw.data_index = 0;
        fw.data = bfw->bnx_TXP_FwData;

        fw.sbss_addr = bfw->fw->bnx_TXP_FwSbssAddr;
        fw.sbss_len = bfw->fw->bnx_TXP_FwSbssLen;
        fw.sbss_index = 0;
        fw.sbss = bfw->bnx_TXP_FwSbss;

        fw.bss_addr = bfw->fw->bnx_TXP_FwBssAddr;
        fw.bss_len = bfw->fw->bnx_TXP_FwBssLen;
        fw.bss_index = 0;
        fw.bss = bfw->bnx_TXP_FwBss;

        fw.rodata_addr = bfw->fw->bnx_TXP_FwRodataAddr;
        fw.rodata_len = bfw->fw->bnx_TXP_FwRodataLen;
        fw.rodata_index = 0;
        fw.rodata = bfw->bnx_TXP_FwRodata;

        DBPRINT(sc, BNX_INFO_RESET, "Loading TX firmware.\n");
        bnx_load_cpu_fw(sc, &cpu_reg, &fw);

        /* Initialize the TX Patch-up Processor. */
        cpu_reg.mode = BNX_TPAT_CPU_MODE;
        cpu_reg.mode_value_halt = BNX_TPAT_CPU_MODE_SOFT_HALT;
        cpu_reg.mode_value_sstep = BNX_TPAT_CPU_MODE_STEP_ENA;
        cpu_reg.state = BNX_TPAT_CPU_STATE;
        cpu_reg.state_value_clear = 0xffffff;
        cpu_reg.gpr0 = BNX_TPAT_CPU_REG_FILE;
        cpu_reg.evmask = BNX_TPAT_CPU_EVENT_MASK;
        cpu_reg.pc = BNX_TPAT_CPU_PROGRAM_COUNTER;
        cpu_reg.inst = BNX_TPAT_CPU_INSTRUCTION;
        cpu_reg.bp = BNX_TPAT_CPU_HW_BREAKPOINT;
        cpu_reg.spad_base = BNX_TPAT_SCRATCH;
        cpu_reg.mips_view_base = 0x8000000;

        fw.ver_major = bfw->fw->bnx_TPAT_FwReleaseMajor;
        fw.ver_minor = bfw->fw->bnx_TPAT_FwReleaseMinor;
        fw.ver_fix = bfw->fw->bnx_TPAT_FwReleaseFix;
        fw.start_addr = bfw->fw->bnx_TPAT_FwStartAddr;

        fw.text_addr = bfw->fw->bnx_TPAT_FwTextAddr;
        fw.text_len = bfw->fw->bnx_TPAT_FwTextLen;
        fw.text_index = 0;
        fw.text = bfw->bnx_TPAT_FwText;

        fw.data_addr = bfw->fw->bnx_TPAT_FwDataAddr;
        fw.data_len = bfw->fw->bnx_TPAT_FwDataLen;
        fw.data_index = 0;
        fw.data = bfw->bnx_TPAT_FwData;

        fw.sbss_addr = bfw->fw->bnx_TPAT_FwSbssAddr;
        fw.sbss_len = bfw->fw->bnx_TPAT_FwSbssLen;
        fw.sbss_index = 0;
        fw.sbss = bfw->bnx_TPAT_FwSbss;

        fw.bss_addr = bfw->fw->bnx_TPAT_FwBssAddr;
        fw.bss_len = bfw->fw->bnx_TPAT_FwBssLen;
        fw.bss_index = 0;
        fw.bss = bfw->bnx_TPAT_FwBss;

        fw.rodata_addr = bfw->fw->bnx_TPAT_FwRodataAddr;
        fw.rodata_len = bfw->fw->bnx_TPAT_FwRodataLen;
        fw.rodata_index = 0;
        fw.rodata = bfw->bnx_TPAT_FwRodata;

        DBPRINT(sc, BNX_INFO_RESET, "Loading TPAT firmware.\n");
        bnx_load_cpu_fw(sc, &cpu_reg, &fw);

        /* Initialize the Completion Processor. */
        cpu_reg.mode = BNX_COM_CPU_MODE;
        cpu_reg.mode_value_halt = BNX_COM_CPU_MODE_SOFT_HALT;
        cpu_reg.mode_value_sstep = BNX_COM_CPU_MODE_STEP_ENA;
        cpu_reg.state = BNX_COM_CPU_STATE;
        cpu_reg.state_value_clear = 0xffffff;
        cpu_reg.gpr0 = BNX_COM_CPU_REG_FILE;
        cpu_reg.evmask = BNX_COM_CPU_EVENT_MASK;
        cpu_reg.pc = BNX_COM_CPU_PROGRAM_COUNTER;
        cpu_reg.inst = BNX_COM_CPU_INSTRUCTION;
        cpu_reg.bp = BNX_COM_CPU_HW_BREAKPOINT;
        cpu_reg.spad_base = BNX_COM_SCRATCH;
        cpu_reg.mips_view_base = 0x8000000;

        fw.ver_major = bfw->fw->bnx_COM_FwReleaseMajor;
        fw.ver_minor = bfw->fw->bnx_COM_FwReleaseMinor;
        fw.ver_fix = bfw->fw->bnx_COM_FwReleaseFix;
        fw.start_addr = bfw->fw->bnx_COM_FwStartAddr;

        fw.text_addr = bfw->fw->bnx_COM_FwTextAddr;
        fw.text_len = bfw->fw->bnx_COM_FwTextLen;
        fw.text_index = 0;
        fw.text = bfw->bnx_COM_FwText;

        fw.data_addr = bfw->fw->bnx_COM_FwDataAddr;
        fw.data_len = bfw->fw->bnx_COM_FwDataLen;
        fw.data_index = 0;
        fw.data = bfw->bnx_COM_FwData;

        fw.sbss_addr = bfw->fw->bnx_COM_FwSbssAddr;
        fw.sbss_len = bfw->fw->bnx_COM_FwSbssLen;
        fw.sbss_index = 0;
        fw.sbss = bfw->bnx_COM_FwSbss;

        fw.bss_addr = bfw->fw->bnx_COM_FwBssAddr;
        fw.bss_len = bfw->fw->bnx_COM_FwBssLen;
        fw.bss_index = 0;
        fw.bss = bfw->bnx_COM_FwBss;

        fw.rodata_addr = bfw->fw->bnx_COM_FwRodataAddr;
        fw.rodata_len = bfw->fw->bnx_COM_FwRodataLen;
        fw.rodata_index = 0;
        fw.rodata = bfw->bnx_COM_FwRodata;

        DBPRINT(sc, BNX_INFO_RESET, "Loading COM firmware.\n");
        bnx_load_cpu_fw(sc, &cpu_reg, &fw);
}

/****************************************************************************/
/* Initialize context memory.                                               */
/*                                                                          */
/* Clears the memory associated with each Context ID (CID).                 */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_init_context(struct bnx_softc *sc)
{
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                /* DRC: Replace this constant value with a #define. */
                int i, retry_cnt = 10;
                u_int32_t val;
 
                /*
                 * BCM5709 context memory may be cached
                 * in host memory so prepare the host memory
                 * for access.
                 */
                val = BNX_CTX_COMMAND_ENABLED | BNX_CTX_COMMAND_MEM_INIT
                    | (1 << 12);
                val |= (BCM_PAGE_BITS - 8) << 16;
                REG_WR(sc, BNX_CTX_COMMAND, val);

                /* Wait for mem init command to complete. */
                for (i = 0; i < retry_cnt; i++) {
                        val = REG_RD(sc, BNX_CTX_COMMAND);
                        if (!(val & BNX_CTX_COMMAND_MEM_INIT))
                                break;
                        DELAY(2);
                }

                /* ToDo: Consider returning an error here. */
 
                for (i = 0; i < sc->ctx_pages; i++) {
                        int j;

                        /* Set the physaddr of the context memory cache. */
                        val = (u_int32_t)(sc->ctx_segs[i].ds_addr);
                        REG_WR(sc, BNX_CTX_HOST_PAGE_TBL_DATA0, val |
                                BNX_CTX_HOST_PAGE_TBL_DATA0_VALID);
                        val = (u_int32_t)
                            ((u_int64_t)sc->ctx_segs[i].ds_addr >> 32);
                        REG_WR(sc, BNX_CTX_HOST_PAGE_TBL_DATA1, val);
                        REG_WR(sc, BNX_CTX_HOST_PAGE_TBL_CTRL, i |
                                BNX_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);

                        /* Verify that the context memory write was successful. */
                        for (j = 0; j < retry_cnt; j++) {
                                val = REG_RD(sc, BNX_CTX_HOST_PAGE_TBL_CTRL);
                                if ((val & BNX_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) == 0)
                                        break;
                                DELAY(5);
                        }

                        /* ToDo: Consider returning an error here. */
                }
        } else {
                u_int32_t vcid_addr, offset;

                /*
                 * For the 5706/5708, context memory is local to
                 * the controller, so initialize the controller
                 * context memory.
                 */

                vcid_addr = GET_CID_ADDR(96);
                while (vcid_addr) {

                        vcid_addr -= PHY_CTX_SIZE;

                        REG_WR(sc, BNX_CTX_VIRT_ADDR, 0);
                        REG_WR(sc, BNX_CTX_PAGE_TBL, vcid_addr);
 
                        for(offset = 0; offset < PHY_CTX_SIZE; offset += 4) {
                                CTX_WR(sc, 0x00, offset, 0);
                        }

                        REG_WR(sc, BNX_CTX_VIRT_ADDR, vcid_addr);
                        REG_WR(sc, BNX_CTX_PAGE_TBL, vcid_addr);
                }
        }
}

/****************************************************************************/
/* Fetch the permanent MAC address of the controller.                       */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_get_mac_addr(struct bnx_softc *sc)
{
        u_int32_t               mac_lo = 0, mac_hi = 0;

        /*
         * The NetXtreme II bootcode populates various NIC
         * power-on and runtime configuration items in a
         * shared memory area.  The factory configured MAC
         * address is available from both NVRAM and the
         * shared memory area so we'll read the value from
         * shared memory for speed.
         */

        mac_hi = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_PORT_HW_CFG_MAC_UPPER);
        mac_lo = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_PORT_HW_CFG_MAC_LOWER);

        if ((mac_lo == 0) && (mac_hi == 0)) {
                BNX_PRINTF(sc, "%s(%d): Invalid Ethernet address!\n",
                    __FILE__, __LINE__);
        } else {
                sc->eaddr[0] = (u_char)(mac_hi >> 8);
                sc->eaddr[1] = (u_char)(mac_hi >> 0);
                sc->eaddr[2] = (u_char)(mac_lo >> 24);
                sc->eaddr[3] = (u_char)(mac_lo >> 16);
                sc->eaddr[4] = (u_char)(mac_lo >> 8);
                sc->eaddr[5] = (u_char)(mac_lo >> 0);
        }

        DBPRINT(sc, BNX_INFO, "Permanent Ethernet address = "
            "%6D\n", sc->eaddr, ":");
}

/****************************************************************************/
/* Program the MAC address.                                                 */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_set_mac_addr(struct bnx_softc *sc)
{
        u_int32_t               val;
        u_int8_t                *mac_addr = sc->eaddr;

        DBPRINT(sc, BNX_INFO, "Setting Ethernet address = "
            "%6D\n", sc->eaddr, ":");

        val = (mac_addr[0] << 8) | mac_addr[1];

        REG_WR(sc, BNX_EMAC_MAC_MATCH0, val);

        val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
                (mac_addr[4] << 8) | mac_addr[5];

        REG_WR(sc, BNX_EMAC_MAC_MATCH1, val);
}

/****************************************************************************/
/* Stop the controller.                                                     */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_stop(struct bnx_softc *sc)
{
        struct ifnet            *ifp = &sc->arpcom.ac_if;
        struct ifmedia_entry    *ifm;
        struct mii_data         *mii;
        int                     mtmp, itmp;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        timeout_del(&sc->bnx_timeout);
        timeout_del(&sc->bnx_rxrefill);

        ifp->if_flags &= ~IFF_RUNNING;
        ifq_clr_oactive(&ifp->if_snd);

        /* Disable the transmit/receive blocks. */
        REG_WR(sc, BNX_MISC_ENABLE_CLR_BITS, 0x5ffffff);
        REG_RD(sc, BNX_MISC_ENABLE_CLR_BITS);
        DELAY(20);

        bnx_disable_intr(sc);

        intr_barrier(sc->bnx_intrhand);
        KASSERT((ifp->if_flags & IFF_RUNNING) == 0);

        /* Tell firmware that the driver is going away. */
        bnx_reset(sc, BNX_DRV_MSG_CODE_SUSPEND_NO_WOL);

        /* Free RX buffers. */
        bnx_free_rx_chain(sc);

        /* Free TX buffers. */
        bnx_free_tx_chain(sc);

        /*
         * Isolate/power down the PHY, but leave the media selection
         * unchanged so that things will be put back to normal when
         * we bring the interface back up.
         */
        mii = &sc->bnx_mii;
        itmp = ifp->if_flags;
        ifp->if_flags |= IFF_UP;
        ifm = mii->mii_media.ifm_cur;
        mtmp = ifm->ifm_media;
        ifm->ifm_media = IFM_ETHER|IFM_NONE;
        mii_mediachg(mii);
        ifm->ifm_media = mtmp;
        ifp->if_flags = itmp;

        ifp->if_timer = 0;

        sc->bnx_link = 0;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        bnx_mgmt_init(sc);
}

int
bnx_reset(struct bnx_softc *sc, u_int32_t reset_code)
{
        struct pci_attach_args  *pa = &(sc->bnx_pa);
        u_int32_t               val;
        int                     i, rc = 0;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Wait for pending PCI transactions to complete. */
        REG_WR(sc, BNX_MISC_ENABLE_CLR_BITS,
            BNX_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
            BNX_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
            BNX_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
            BNX_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
        val = REG_RD(sc, BNX_MISC_ENABLE_CLR_BITS);
        DELAY(5);

        /* Disable DMA */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                val = REG_RD(sc, BNX_MISC_NEW_CORE_CTL);
                val &= ~BNX_MISC_NEW_CORE_CTL_DMA_ENABLE;
                REG_WR(sc, BNX_MISC_NEW_CORE_CTL, val);
        }

        /* Assume bootcode is running. */
        sc->bnx_fw_timed_out = 0;

        /* Give the firmware a chance to prepare for the reset. */
        rc = bnx_fw_sync(sc, BNX_DRV_MSG_DATA_WAIT0 | reset_code);
        if (rc)
                goto bnx_reset_exit;

        /* Set a firmware reminder that this is a soft reset. */
        REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_RESET_SIGNATURE,
            BNX_DRV_RESET_SIGNATURE_MAGIC);

        /* Dummy read to force the chip to complete all current transactions. */
        val = REG_RD(sc, BNX_MISC_ID);

        /* Chip reset. */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                REG_WR(sc, BNX_MISC_COMMAND, BNX_MISC_COMMAND_SW_RESET);
                REG_RD(sc, BNX_MISC_COMMAND);
                DELAY(5);

                val = BNX_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
                      BNX_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;

                pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCICFG_MISC_CONFIG,
                    val);
        } else {
                val = BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ |
                        BNX_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
                        BNX_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
                REG_WR(sc, BNX_PCICFG_MISC_CONFIG, val);

                /* Allow up to 30us for reset to complete. */
                for (i = 0; i < 10; i++) {
                        val = REG_RD(sc, BNX_PCICFG_MISC_CONFIG);
                        if ((val & (BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ |
                                BNX_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0) {
                                break;
                        }
                        DELAY(10);
                }

                /* Check that reset completed successfully. */
                if (val & (BNX_PCICFG_MISC_CONFIG_CORE_RST_REQ |
                    BNX_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
                        BNX_PRINTF(sc, "%s(%d): Reset failed!\n",
                            __FILE__, __LINE__);
                        rc = EBUSY;
                        goto bnx_reset_exit;
                }
        }

        /* Make sure byte swapping is properly configured. */
        val = REG_RD(sc, BNX_PCI_SWAP_DIAG0);
        if (val != 0x01020304) {
                BNX_PRINTF(sc, "%s(%d): Byte swap is incorrect!\n",
                    __FILE__, __LINE__);
                rc = ENODEV;
                goto bnx_reset_exit;
        }

        /* Just completed a reset, assume that firmware is running again. */
        sc->bnx_fw_timed_out = 0;

        /* Wait for the firmware to finish its initialization. */
        rc = bnx_fw_sync(sc, BNX_DRV_MSG_DATA_WAIT1 | reset_code);
        if (rc)
                BNX_PRINTF(sc, "%s(%d): Firmware did not complete "
                    "initialization!\n", __FILE__, __LINE__);

bnx_reset_exit:
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return (rc);
}

int
bnx_chipinit(struct bnx_softc *sc)
{
        struct pci_attach_args  *pa = &(sc->bnx_pa);
        u_int32_t               val;
        int                     rc = 0;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Make sure the interrupt is not active. */
        REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_MASK_INT);

        /* Initialize DMA byte/word swapping, configure the number of DMA  */
        /* channels and PCI clock compensation delay.                      */
        val = BNX_DMA_CONFIG_DATA_BYTE_SWAP |
            BNX_DMA_CONFIG_DATA_WORD_SWAP |
#if BYTE_ORDER == BIG_ENDIAN
            BNX_DMA_CONFIG_CNTL_BYTE_SWAP |
#endif
            BNX_DMA_CONFIG_CNTL_WORD_SWAP |
            DMA_READ_CHANS << 12 |
            DMA_WRITE_CHANS << 16;

        val |= (0x2 << 20) | BNX_DMA_CONFIG_CNTL_PCI_COMP_DLY;

        if ((sc->bnx_flags & BNX_PCIX_FLAG) && (sc->bus_speed_mhz == 133))
                val |= BNX_DMA_CONFIG_PCI_FAST_CLK_CMP;

        /*
         * This setting resolves a problem observed on certain Intel PCI
         * chipsets that cannot handle multiple outstanding DMA operations.
         * See errata E9_5706A1_65.
         */
        if ((BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5706) &&
            (BNX_CHIP_ID(sc) != BNX_CHIP_ID_5706_A0) &&
            !(sc->bnx_flags & BNX_PCIX_FLAG))
                val |= BNX_DMA_CONFIG_CNTL_PING_PONG_DMA;

        REG_WR(sc, BNX_DMA_CONFIG, val);

#if 1
        /* Clear the PCI-X relaxed ordering bit. See errata E3_5708CA0_570. */
        if (sc->bnx_flags & BNX_PCIX_FLAG) {
                val = pci_conf_read(pa->pa_pc, pa->pa_tag, BNX_PCI_PCIX_CMD);
                pci_conf_write(pa->pa_pc, pa->pa_tag, BNX_PCI_PCIX_CMD,
                    val & ~0x20000);
        }
#endif

        /* Enable the RX_V2P and Context state machines before access. */
        REG_WR(sc, BNX_MISC_ENABLE_SET_BITS,
            BNX_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
            BNX_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
            BNX_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);

        /* Initialize context mapping and zero out the quick contexts. */
        bnx_init_context(sc);

        /* Initialize the on-boards CPUs */
        bnx_init_cpus(sc);

        /* Prepare NVRAM for access. */
        if (bnx_init_nvram(sc)) {
                rc = ENODEV;
                goto bnx_chipinit_exit;
        }

        /* Set the kernel bypass block size */
        val = REG_RD(sc, BNX_MQ_CONFIG);
        val &= ~BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE;
        val |= BNX_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;

        /* Enable bins used on the 5709. */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                val |= BNX_MQ_CONFIG_BIN_MQ_MODE;
                if (BNX_CHIP_ID(sc) == BNX_CHIP_ID_5709_A1)
                        val |= BNX_MQ_CONFIG_HALT_DIS;
        }

        REG_WR(sc, BNX_MQ_CONFIG, val);

        val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
        REG_WR(sc, BNX_MQ_KNL_BYP_WIND_START, val);
        REG_WR(sc, BNX_MQ_KNL_WIND_END, val);

        val = (BCM_PAGE_BITS - 8) << 24;
        REG_WR(sc, BNX_RV2P_CONFIG, val);

        /* Configure page size. */
        val = REG_RD(sc, BNX_TBDR_CONFIG);
        val &= ~BNX_TBDR_CONFIG_PAGE_SIZE;
        val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
        REG_WR(sc, BNX_TBDR_CONFIG, val);

#if 0
        /* Set the perfect match control register to default. */
        REG_WR_IND(sc, BNX_RXP_PM_CTRL, 0);
#endif

bnx_chipinit_exit:
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return(rc);
}

/****************************************************************************/
/* Initialize the controller in preparation to send/receive traffic.        */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_blockinit(struct bnx_softc *sc)
{
        u_int32_t               reg, val;
        int                     rc = 0;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Load the hardware default MAC address. */
        bnx_set_mac_addr(sc);

        /* Set the Ethernet backoff seed value */
        val = sc->eaddr[0] + (sc->eaddr[1] << 8) + (sc->eaddr[2] << 16) +
            (sc->eaddr[3]) + (sc->eaddr[4] << 8) + (sc->eaddr[5] << 16);
        REG_WR(sc, BNX_EMAC_BACKOFF_SEED, val);

        sc->last_status_idx = 0;
        sc->rx_mode = BNX_EMAC_RX_MODE_SORT_MODE;

        /* Set up link change interrupt generation. */
        REG_WR(sc, BNX_EMAC_ATTENTION_ENA, BNX_EMAC_ATTENTION_ENA_LINK);
        REG_WR(sc, BNX_HC_ATTN_BITS_ENABLE, STATUS_ATTN_BITS_LINK_STATE);

        /* Program the physical address of the status block. */
        REG_WR(sc, BNX_HC_STATUS_ADDR_L, (u_int32_t)(sc->status_block_paddr));
        REG_WR(sc, BNX_HC_STATUS_ADDR_H,
            (u_int32_t)((u_int64_t)sc->status_block_paddr >> 32));

        /* Program the physical address of the statistics block. */
        REG_WR(sc, BNX_HC_STATISTICS_ADDR_L,
            (u_int32_t)(sc->stats_block_paddr));
        REG_WR(sc, BNX_HC_STATISTICS_ADDR_H,
            (u_int32_t)((u_int64_t)sc->stats_block_paddr >> 32));

        /* Program various host coalescing parameters. */
        REG_WR(sc, BNX_HC_TX_QUICK_CONS_TRIP, (sc->bnx_tx_quick_cons_trip_int
            << 16) | sc->bnx_tx_quick_cons_trip);
        REG_WR(sc, BNX_HC_RX_QUICK_CONS_TRIP, (sc->bnx_rx_quick_cons_trip_int
            << 16) | sc->bnx_rx_quick_cons_trip);
        REG_WR(sc, BNX_HC_COMP_PROD_TRIP, (sc->bnx_comp_prod_trip_int << 16) |
            sc->bnx_comp_prod_trip);
        REG_WR(sc, BNX_HC_TX_TICKS, (sc->bnx_tx_ticks_int << 16) |
            sc->bnx_tx_ticks);
        REG_WR(sc, BNX_HC_RX_TICKS, (sc->bnx_rx_ticks_int << 16) |
            sc->bnx_rx_ticks);
        REG_WR(sc, BNX_HC_COM_TICKS, (sc->bnx_com_ticks_int << 16) |
            sc->bnx_com_ticks);
        REG_WR(sc, BNX_HC_CMD_TICKS, (sc->bnx_cmd_ticks_int << 16) |
            sc->bnx_cmd_ticks);
        REG_WR(sc, BNX_HC_STATS_TICKS, (sc->bnx_stats_ticks & 0xffff00));
        REG_WR(sc, BNX_HC_STAT_COLLECT_TICKS, 0xbb8);  /* 3ms */
        REG_WR(sc, BNX_HC_CONFIG,
            (BNX_HC_CONFIG_RX_TMR_MODE | BNX_HC_CONFIG_TX_TMR_MODE |
            BNX_HC_CONFIG_COLLECT_STATS));

        /* Clear the internal statistics counters. */
        REG_WR(sc, BNX_HC_COMMAND, BNX_HC_COMMAND_CLR_STAT_NOW);

        /* Verify that bootcode is running. */
        reg = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_DEV_INFO_SIGNATURE);

        DBRUNIF(DB_RANDOMTRUE(bnx_debug_bootcode_running_failure),
            BNX_PRINTF(sc, "%s(%d): Simulating bootcode failure.\n",
            __FILE__, __LINE__); reg = 0);

        if ((reg & BNX_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
            BNX_DEV_INFO_SIGNATURE_MAGIC) {
                BNX_PRINTF(sc, "%s(%d): Bootcode not running! Found: 0x%08X, "
                    "Expected: 08%08X\n", __FILE__, __LINE__,
                    (reg & BNX_DEV_INFO_SIGNATURE_MAGIC_MASK),
                    BNX_DEV_INFO_SIGNATURE_MAGIC);
                rc = ENODEV;
                goto bnx_blockinit_exit;
        }

        /* Check if any management firmware is running. */
        reg = REG_RD_IND(sc, sc->bnx_shmem_base + BNX_PORT_FEATURE);
        if (reg & (BNX_PORT_FEATURE_ASF_ENABLED |
            BNX_PORT_FEATURE_IMD_ENABLED)) {
                DBPRINT(sc, BNX_INFO, "Management F/W Enabled.\n");
                sc->bnx_flags |= BNX_MFW_ENABLE_FLAG;
        }

        sc->bnx_fw_ver = REG_RD_IND(sc, sc->bnx_shmem_base +
            BNX_DEV_INFO_BC_REV);

        DBPRINT(sc, BNX_INFO, "bootcode rev = 0x%08X\n", sc->bnx_fw_ver);

        /* Enable DMA */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                val = REG_RD(sc, BNX_MISC_NEW_CORE_CTL);
                val |= BNX_MISC_NEW_CORE_CTL_DMA_ENABLE;
                REG_WR(sc, BNX_MISC_NEW_CORE_CTL, val);
        }

        /* Allow bootcode to apply any additional fixes before enabling MAC. */
        rc = bnx_fw_sync(sc, BNX_DRV_MSG_DATA_WAIT2 | BNX_DRV_MSG_CODE_RESET);

        /* Enable link state change interrupt generation. */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                REG_WR(sc, BNX_MISC_ENABLE_SET_BITS,
                    BNX_MISC_ENABLE_DEFAULT_XI);
        } else 
                REG_WR(sc, BNX_MISC_ENABLE_SET_BITS, BNX_MISC_ENABLE_DEFAULT);

        /* Enable all remaining blocks in the MAC. */
        REG_WR(sc, BNX_MISC_ENABLE_SET_BITS, 0x5ffffff);
        REG_RD(sc, BNX_MISC_ENABLE_SET_BITS);
        DELAY(20);

bnx_blockinit_exit:
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return (rc);
}

/****************************************************************************/
/* Encapsulate an mbuf cluster into the rx_bd chain.                        */
/*                                                                          */
/* The NetXtreme II can support Jumbo frames by using multiple rx_bd's.     */
/* This routine will map an mbuf cluster into 1 or more rx_bd's as          */
/* necessary.                                                               */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_get_buf(struct bnx_softc *sc, u_int16_t *prod,
    u_int16_t *chain_prod, u_int32_t *prod_bseq)
{
        bus_dmamap_t            map;
        struct mbuf             *m;
        struct rx_bd            *rxbd;
        int                     i;
        u_int32_t               addr;
#ifdef BNX_DEBUG
        u_int16_t               debug_chain_prod = *chain_prod;
#endif
        u_int16_t               first_chain_prod;

        DBPRINT(sc, (BNX_VERBOSE_RESET | BNX_VERBOSE_RECV), "Entering %s()\n", 
            __FUNCTION__);

        /* Make sure the inputs are valid. */
        DBRUNIF((*chain_prod > MAX_RX_BD),
            printf("%s: RX producer out of range: 0x%04X > 0x%04X\n",
            *chain_prod, (u_int16_t) MAX_RX_BD));

        DBPRINT(sc, BNX_VERBOSE_RECV, "%s(enter): prod = 0x%04X, chain_prod = "
            "0x%04X, prod_bseq = 0x%08X\n", __FUNCTION__, *prod, *chain_prod,
            *prod_bseq);

        /* This is a new mbuf allocation. */
        m = MCLGETL(NULL, M_DONTWAIT, BNX_MAX_JUMBO_MRU);
        if (!m)
                return (0);
        m->m_len = m->m_pkthdr.len = BNX_MAX_JUMBO_MRU;
        /* the chip aligns the ip header for us, no need to m_adj */

        /* Map the mbuf cluster into device memory. */
        map = sc->rx_mbuf_map[*chain_prod];
        if (bus_dmamap_load_mbuf(sc->bnx_dmatag, map, m, BUS_DMA_NOWAIT)) {
                m_freem(m);
                return (0);
        }
        first_chain_prod = *chain_prod;

#ifdef BNX_DEBUG
        /* Track the distribution of buffer segments. */
        sc->rx_mbuf_segs[map->dm_nsegs]++;
#endif

        /* Setup the rx_bd for the first segment. */
        rxbd = &sc->rx_bd_chain[RX_PAGE(*chain_prod)][RX_IDX(*chain_prod)];

        addr = (u_int32_t)map->dm_segs[0].ds_addr;
        rxbd->rx_bd_haddr_lo = addr;
        addr = (u_int32_t)((u_int64_t)map->dm_segs[0].ds_addr >> 32);
        rxbd->rx_bd_haddr_hi = addr;
        rxbd->rx_bd_len = map->dm_segs[0].ds_len;
        rxbd->rx_bd_flags = RX_BD_FLAGS_START;
        *prod_bseq += map->dm_segs[0].ds_len;

        for (i = 1; i < map->dm_nsegs; i++) {
                *prod = NEXT_RX_BD(*prod);
                *chain_prod = RX_CHAIN_IDX(*prod); 

                rxbd =
                    &sc->rx_bd_chain[RX_PAGE(*chain_prod)][RX_IDX(*chain_prod)];

                addr = (u_int32_t)map->dm_segs[i].ds_addr;
                rxbd->rx_bd_haddr_lo = addr;
                addr = (u_int32_t)((u_int64_t)map->dm_segs[i].ds_addr >> 32);
                rxbd->rx_bd_haddr_hi = addr;
                rxbd->rx_bd_len = map->dm_segs[i].ds_len;
                rxbd->rx_bd_flags = 0;
                *prod_bseq += map->dm_segs[i].ds_len;
        }

        rxbd->rx_bd_flags |= RX_BD_FLAGS_END;

        /*
         * Save the mbuf, adjust the map pointer (swap map for first and
         * last rx_bd entry so that rx_mbuf_ptr and rx_mbuf_map matches)
         * and update our counter.
         */
        sc->rx_mbuf_ptr[*chain_prod] = m;
        sc->rx_mbuf_map[first_chain_prod] = sc->rx_mbuf_map[*chain_prod];
        sc->rx_mbuf_map[*chain_prod] = map;

        DBRUN(BNX_VERBOSE_RECV, bnx_dump_rx_mbuf_chain(sc, debug_chain_prod, 
            map->dm_nsegs));

        return (map->dm_nsegs);
}


/****************************************************************************/
/* Initialize the TX context memory.                                        */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing                                                                */
/****************************************************************************/
void
bnx_init_tx_context(struct bnx_softc *sc)
{
        u_int32_t val;

        /* Initialize the context ID for an L2 TX chain. */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                /* Set the CID type to support an L2 connection. */
                val = BNX_L2CTX_TYPE_TYPE_L2 | BNX_L2CTX_TYPE_SIZE_L2;
                CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_TYPE_XI, val);
                val = BNX_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
                CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_CMD_TYPE_XI, val);

                /* Point the hardware to the first page in the chain. */
                val = (u_int32_t)((u_int64_t)sc->tx_bd_chain_paddr[0] >> 32);
                CTX_WR(sc, GET_CID_ADDR(TX_CID),
                    BNX_L2CTX_TBDR_BHADDR_HI_XI, val);
                val = (u_int32_t)(sc->tx_bd_chain_paddr[0]);
                CTX_WR(sc, GET_CID_ADDR(TX_CID),
                    BNX_L2CTX_TBDR_BHADDR_LO_XI, val);
        } else {
                /* Set the CID type to support an L2 connection. */
                val = BNX_L2CTX_TYPE_TYPE_L2 | BNX_L2CTX_TYPE_SIZE_L2;
                CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_TYPE, val);
                val = BNX_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
                CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_CMD_TYPE, val);

                /* Point the hardware to the first page in the chain. */
                val = (u_int32_t)((u_int64_t)sc->tx_bd_chain_paddr[0] >> 32);
                CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_TBDR_BHADDR_HI, val);
                val = (u_int32_t)(sc->tx_bd_chain_paddr[0]);
                CTX_WR(sc, GET_CID_ADDR(TX_CID), BNX_L2CTX_TBDR_BHADDR_LO, val);
        }
}

/****************************************************************************/
/* Allocate memory and initialize the TX data structures.                   */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_init_tx_chain(struct bnx_softc *sc)
{
        struct tx_bd            *txbd;
        u_int32_t               addr;
        int                     i, rc = 0;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Set the initial TX producer/consumer indices. */
        sc->tx_prod = 0;
        sc->tx_cons = 0;
        sc->tx_prod_bseq = 0;
        sc->used_tx_bd = 0;
        sc->max_tx_bd = USABLE_TX_BD;
        DBRUNIF(1, sc->tx_hi_watermark = USABLE_TX_BD);
        DBRUNIF(1, sc->tx_full_count = 0);

        /*
         * The NetXtreme II supports a linked-list structure called
         * a Buffer Descriptor Chain (or BD chain).  A BD chain
         * consists of a series of 1 or more chain pages, each of which
         * consists of a fixed number of BD entries.
         * The last BD entry on each page is a pointer to the next page
         * in the chain, and the last pointer in the BD chain
         * points back to the beginning of the chain.
         */

        /* Set the TX next pointer chain entries. */
        for (i = 0; i < TX_PAGES; i++) {
                int j;

                txbd = &sc->tx_bd_chain[i][USABLE_TX_BD_PER_PAGE];

                /* Check if we've reached the last page. */
                if (i == (TX_PAGES - 1))
                        j = 0;
                else
                        j = i + 1;

                addr = (u_int32_t)sc->tx_bd_chain_paddr[j];
                txbd->tx_bd_haddr_lo = addr;
                addr = (u_int32_t)((u_int64_t)sc->tx_bd_chain_paddr[j] >> 32);
                txbd->tx_bd_haddr_hi = addr;
        }

        /*
         * Initialize the context ID for an L2 TX chain.
         */
        bnx_init_tx_context(sc);

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return(rc);
}

/****************************************************************************/
/* Free memory and clear the TX data structures.                            */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_free_tx_chain(struct bnx_softc *sc)
{
        int                     i;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Unmap, unload, and free any mbufs still in the TX mbuf chain. */
        for (i = 0; i < TOTAL_TX_BD; i++) {
                if (sc->tx_mbuf_ptr[i] != NULL) {
                        if (sc->tx_mbuf_map[i] != NULL) {
                                bus_dmamap_sync(sc->bnx_dmatag,
                                    sc->tx_mbuf_map[i], 0,
                                    sc->tx_mbuf_map[i]->dm_mapsize,
                                    BUS_DMASYNC_POSTWRITE);
                                bus_dmamap_unload(sc->bnx_dmatag,
                                    sc->tx_mbuf_map[i]);
                        }
                        m_freem(sc->tx_mbuf_ptr[i]);
                        sc->tx_mbuf_ptr[i] = NULL;
                        DBRUNIF(1, sc->tx_mbuf_alloc--);
                }
        }

        /* Clear each TX chain page. */
        for (i = 0; i < TX_PAGES; i++)
                bzero(sc->tx_bd_chain[i], BNX_TX_CHAIN_PAGE_SZ);

        sc->used_tx_bd = 0;

        /* Check if we lost any mbufs in the process. */
        DBRUNIF((sc->tx_mbuf_alloc),
            printf("%s: Memory leak! Lost %d mbufs from tx chain!\n",
            sc->tx_mbuf_alloc));

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
}

/****************************************************************************/
/* Initialize the RX context memory.                                        */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing                                                                */
/****************************************************************************/
void
bnx_init_rx_context(struct bnx_softc *sc)
{
        u_int32_t val;

        /* Initialize the context ID for an L2 RX chain. */
        val = BNX_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE |
                BNX_L2CTX_CTX_TYPE_SIZE_L2 | (0x02 << 8);

        /*
         * Set the level for generating pause frames
         * when the number of available rx_bd's gets
         * too low (the low watermark) and the level
         * when pause frames can be stopped (the high
         * watermark).
         */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                u_int32_t lo_water, hi_water;

                lo_water = BNX_L2CTX_RX_LO_WATER_MARK_DEFAULT;
                hi_water = USABLE_RX_BD / 4;

                lo_water /= BNX_L2CTX_RX_LO_WATER_MARK_SCALE;
                hi_water /= BNX_L2CTX_RX_HI_WATER_MARK_SCALE;

                if (hi_water > 0xf)
                        hi_water = 0xf;
                else if (hi_water == 0)
                        lo_water = 0;

                val |= (lo_water << BNX_L2CTX_RX_LO_WATER_MARK_SHIFT) |
                    (hi_water << BNX_L2CTX_RX_HI_WATER_MARK_SHIFT);
        }

        CTX_WR(sc, GET_CID_ADDR(RX_CID), BNX_L2CTX_CTX_TYPE, val);

        /* Setup the MQ BIN mapping for l2_ctx_host_bseq. */
        if (BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5709) {
                val = REG_RD(sc, BNX_MQ_MAP_L2_5);
                REG_WR(sc, BNX_MQ_MAP_L2_5, val | BNX_MQ_MAP_L2_5_ARM);
        }

        /* Point the hardware to the first page in the chain. */
        val = (u_int32_t)((u_int64_t)sc->rx_bd_chain_paddr[0] >> 32);
        CTX_WR(sc, GET_CID_ADDR(RX_CID), BNX_L2CTX_NX_BDHADDR_HI, val);
        val = (u_int32_t)(sc->rx_bd_chain_paddr[0]);
        CTX_WR(sc, GET_CID_ADDR(RX_CID), BNX_L2CTX_NX_BDHADDR_LO, val);
}

/****************************************************************************/
/* Add mbufs to the RX chain until its full or an mbuf allocation error     */
/* occurs.                                                                  */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing                                                                */
/****************************************************************************/
int
bnx_fill_rx_chain(struct bnx_softc *sc)
{
        u_int16_t               prod, chain_prod;
        u_int32_t               prod_bseq;
        u_int                   slots, used;
        int                     ndesc = 0;
#ifdef BNX_DEBUG
        int rx_mbuf_alloc_before;
#endif

        DBPRINT(sc, BNX_EXCESSIVE_RECV, "Entering %s()\n", __FUNCTION__);

        prod = sc->rx_prod;
        prod_bseq = sc->rx_prod_bseq;

#ifdef BNX_DEBUG
        rx_mbuf_alloc_before = sc->rx_mbuf_alloc;
#endif

        /* Keep filling the RX chain until it's full. */
        slots = if_rxr_get(&sc->rx_ring, sc->max_rx_bd);
        while (slots > 0) {
                chain_prod = RX_CHAIN_IDX(prod);
                
                used = bnx_get_buf(sc, &prod, &chain_prod, &prod_bseq);
                if (used == 0) {
                        /* Bail out if we can't add an mbuf to the chain. */
                        break;
                }
                slots -= used;

                prod = NEXT_RX_BD(prod);
                ndesc++;
        }
        if_rxr_put(&sc->rx_ring, slots);

        /* Save the RX chain producer index. */
        sc->rx_prod = prod;
        sc->rx_prod_bseq = prod_bseq;

        /* Tell the chip about the waiting rx_bd's. */
        REG_WR16(sc, MB_RX_CID_ADDR + BNX_L2CTX_HOST_BDIDX, sc->rx_prod);
        REG_WR(sc, MB_RX_CID_ADDR + BNX_L2CTX_HOST_BSEQ, sc->rx_prod_bseq);

        DBPRINT(sc, BNX_EXCESSIVE_RECV, "Exiting %s()\n", __FUNCTION__);

        return (ndesc);
}

/****************************************************************************/
/* Allocate memory and initialize the RX data structures.                   */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_init_rx_chain(struct bnx_softc *sc)
{
        struct rx_bd            *rxbd;
        int                     i, rc = 0;
        u_int32_t               addr;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        /* Initialize the RX producer and consumer indices. */
        sc->rx_prod = 0;
        sc->rx_cons = 0;
        sc->rx_prod_bseq = 0;
        sc->max_rx_bd = USABLE_RX_BD;
        DBRUNIF(1, sc->rx_low_watermark = USABLE_RX_BD);
        DBRUNIF(1, sc->rx_empty_count = 0);

        /* Initialize the RX next pointer chain entries. */
        for (i = 0; i < RX_PAGES; i++) {
                int j;

                rxbd = &sc->rx_bd_chain[i][USABLE_RX_BD_PER_PAGE];

                /* Check if we've reached the last page. */
                if (i == (RX_PAGES - 1))
                        j = 0;
                else
                        j = i + 1;

                /* Setup the chain page pointers. */
                addr = (u_int32_t)((u_int64_t)sc->rx_bd_chain_paddr[j] >> 32);
                rxbd->rx_bd_haddr_hi = addr;
                addr = (u_int32_t)sc->rx_bd_chain_paddr[j];
                rxbd->rx_bd_haddr_lo = addr;
        }

        if_rxr_init(&sc->rx_ring, 16, sc->max_rx_bd);

        /* Fill up the RX chain. */
        bnx_fill_rx_chain(sc);

        for (i = 0; i < RX_PAGES; i++)
                bus_dmamap_sync(sc->bnx_dmatag, sc->rx_bd_chain_map[i], 0,
                    sc->rx_bd_chain_map[i]->dm_mapsize,
                    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);

        bnx_init_rx_context(sc);

        DBRUN(BNX_VERBOSE_RECV, bnx_dump_rx_chain(sc, 0, TOTAL_RX_BD));

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        return(rc);
}

/****************************************************************************/
/* Free memory and clear the RX data structures.                            */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_free_rx_chain(struct bnx_softc *sc)
{
        int                     i;
#ifdef BNX_DEBUG
        int                     rx_mbuf_alloc_before;
#endif

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

#ifdef BNX_DEBUG
        rx_mbuf_alloc_before = sc->rx_mbuf_alloc;
#endif

        /* Free any mbufs still in the RX mbuf chain. */
        for (i = 0; i < TOTAL_RX_BD; i++) {
                if (sc->rx_mbuf_ptr[i] != NULL) {
                        if (sc->rx_mbuf_map[i] != NULL) {
                                bus_dmamap_sync(sc->bnx_dmatag,
                                    sc->rx_mbuf_map[i], 0,
                                    sc->rx_mbuf_map[i]->dm_mapsize,
                                    BUS_DMASYNC_POSTREAD);
                                bus_dmamap_unload(sc->bnx_dmatag,
                                    sc->rx_mbuf_map[i]);
                        }
                        m_freem(sc->rx_mbuf_ptr[i]);
                        sc->rx_mbuf_ptr[i] = NULL;
                        DBRUNIF(1, sc->rx_mbuf_alloc--);
                }
        }

        DBRUNIF((rx_mbuf_alloc_before - sc->rx_mbuf_alloc),
                BNX_PRINTF(sc, "%s(): Released %d mbufs.\n",
                __FUNCTION__, (rx_mbuf_alloc_before - sc->rx_mbuf_alloc)));

        /* Clear each RX chain page. */
        for (i = 0; i < RX_PAGES; i++)
                bzero(sc->rx_bd_chain[i], BNX_RX_CHAIN_PAGE_SZ);

        /* Check if we lost any mbufs in the process. */
        DBRUNIF((sc->rx_mbuf_alloc),
            printf("%s: Memory leak! Lost %d mbufs from rx chain!\n",
            sc->rx_mbuf_alloc));

        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
}

void
bnx_rxrefill(void *xsc)
{
        struct bnx_softc        *sc = xsc;
        int                     s;

        s = splnet();
        if (!bnx_fill_rx_chain(sc))
                timeout_add(&sc->bnx_rxrefill, 1);
        splx(s);
}

/****************************************************************************/
/* Set media options.                                                       */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_ifmedia_upd(struct ifnet *ifp)
{
        struct bnx_softc        *sc;
        struct mii_data         *mii;
        int                     rc = 0;

        sc = ifp->if_softc;

        mii = &sc->bnx_mii;
        sc->bnx_link = 0;
        if (mii->mii_instance) {
                struct mii_softc *miisc;
                LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
                        mii_phy_reset(miisc);
        }
        mii_mediachg(mii);

        return(rc);
}

/****************************************************************************/
/* Reports current media status.                                            */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
{
        struct bnx_softc        *sc;
        struct mii_data         *mii;
        int                     s;

        sc = ifp->if_softc;

        s = splnet();

        mii = &sc->bnx_mii;

        mii_pollstat(mii);
        ifmr->ifm_status = mii->mii_media_status;
        ifmr->ifm_active = (mii->mii_media_active & ~IFM_ETH_FMASK) |
            sc->bnx_flowflags;

        splx(s);
}

/****************************************************************************/
/* Handles PHY generated interrupt events.                                  */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_phy_intr(struct bnx_softc *sc)
{
        u_int32_t               new_link_state, old_link_state;

        new_link_state = sc->status_block->status_attn_bits &
            STATUS_ATTN_BITS_LINK_STATE;
        old_link_state = sc->status_block->status_attn_bits_ack &
            STATUS_ATTN_BITS_LINK_STATE;

        /* Handle any changes if the link state has changed. */
        if (new_link_state != old_link_state) {
                DBRUN(BNX_VERBOSE_INTR, bnx_dump_status_block(sc));

                sc->bnx_link = 0;
                timeout_del(&sc->bnx_timeout);
                bnx_tick(sc);

                /* Update the status_attn_bits_ack field in the status block. */
                if (new_link_state) {
                        REG_WR(sc, BNX_PCICFG_STATUS_BIT_SET_CMD,
                            STATUS_ATTN_BITS_LINK_STATE);
                        DBPRINT(sc, BNX_INFO, "Link is now UP.\n");
                } else {
                        REG_WR(sc, BNX_PCICFG_STATUS_BIT_CLEAR_CMD,
                            STATUS_ATTN_BITS_LINK_STATE);
                        DBPRINT(sc, BNX_INFO, "Link is now DOWN.\n");
                }
        }

        /* Acknowledge the link change interrupt. */
        REG_WR(sc, BNX_EMAC_STATUS, BNX_EMAC_STATUS_LINK_CHANGE);
}

/****************************************************************************/
/* Handles received frame interrupt events.                                 */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_rx_intr(struct bnx_softc *sc)
{
        struct status_block     *sblk = sc->status_block;
        struct ifnet            *ifp = &sc->arpcom.ac_if;
        struct mbuf_list        ml = MBUF_LIST_INITIALIZER();
        u_int16_t               hw_cons, sw_cons, sw_chain_cons;
        u_int16_t               sw_prod, sw_chain_prod;
        u_int32_t               sw_prod_bseq;
        struct l2_fhdr          *l2fhdr;
        int                     i;

        DBRUNIF(1, sc->rx_interrupts++);

        if (if_rxr_inuse(&sc->rx_ring) == 0)
                return;

        /* Prepare the RX chain pages to be accessed by the host CPU. */
        for (i = 0; i < RX_PAGES; i++)
                bus_dmamap_sync(sc->bnx_dmatag,
                    sc->rx_bd_chain_map[i], 0,
                    sc->rx_bd_chain_map[i]->dm_mapsize,
                    BUS_DMASYNC_POSTWRITE);

        /* Get the hardware's view of the RX consumer index. */
        hw_cons = sc->hw_rx_cons = sblk->status_rx_quick_consumer_index0;
        if ((hw_cons & USABLE_RX_BD_PER_PAGE) == USABLE_RX_BD_PER_PAGE)
                hw_cons++;

        /* Get working copies of the driver's view of the RX indices. */
        sw_cons = sc->rx_cons;
        sw_prod = sc->rx_prod;
        sw_prod_bseq = sc->rx_prod_bseq;

        DBPRINT(sc, BNX_INFO_RECV, "%s(enter): sw_prod = 0x%04X, "
            "sw_cons = 0x%04X, sw_prod_bseq = 0x%08X\n",
            __FUNCTION__, sw_prod, sw_cons, sw_prod_bseq);

        /* Prevent speculative reads from getting ahead of the status block. */
        bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0,
            BUS_SPACE_BARRIER_READ);

        /* 
         * Scan through the receive chain as long 
         * as there is work to do.
         */
        while (sw_cons != hw_cons) {
                struct mbuf *m;
                struct rx_bd *rxbd;
                unsigned int len;
                u_int32_t status;

                /* Clear the mbuf pointer. */
                m = NULL;

                /* Convert the producer/consumer indices to an actual
                 * rx_bd index.
                 */
                sw_chain_cons = RX_CHAIN_IDX(sw_cons);
                sw_chain_prod = RX_CHAIN_IDX(sw_prod);

                /* Get the used rx_bd. */
                rxbd = &sc->rx_bd_chain[RX_PAGE(sw_chain_cons)][RX_IDX(sw_chain_cons)];
                if_rxr_put(&sc->rx_ring, 1);
        
                DBRUN(BNX_VERBOSE_RECV, printf("%s(): ", __FUNCTION__); 
                bnx_dump_rxbd(sc, sw_chain_cons, rxbd));

                /* The mbuf is stored with the last rx_bd entry of a packet. */
                if (sc->rx_mbuf_ptr[sw_chain_cons] != NULL) {
                        /* Validate that this is the last rx_bd. */
                        DBRUNIF((!(rxbd->rx_bd_flags & RX_BD_FLAGS_END)),
                            printf("%s: Unexpected mbuf found in "
                                "rx_bd[0x%04X]!\n", sw_chain_cons);
                                bnx_breakpoint(sc));

                        /* DRC - ToDo: If the received packet is small, say less
                         *             than 128 bytes, allocate a new mbuf here,
                         *             copy the data to that mbuf, and recycle
                         *             the mapped jumbo frame.
                         */

                        /* Unmap the mbuf from DMA space. */
                        bus_dmamap_sync(sc->bnx_dmatag,
                            sc->rx_mbuf_map[sw_chain_cons], 0,
                            sc->rx_mbuf_map[sw_chain_cons]->dm_mapsize,
                            BUS_DMASYNC_POSTREAD);
                        bus_dmamap_unload(sc->bnx_dmatag,
                            sc->rx_mbuf_map[sw_chain_cons]);

                        /* Remove the mbuf from RX chain. */
                        m = sc->rx_mbuf_ptr[sw_chain_cons];
                        sc->rx_mbuf_ptr[sw_chain_cons] = NULL;

                        /*
                         * Frames received on the NetXteme II are prepended 
                         * with the l2_fhdr structure which provides status
                         * information about the received frame (including
                         * VLAN tags and checksum info) and are also
                         * automatically adjusted to align the IP header
                         * (i.e. two null bytes are inserted before the 
                         * Ethernet header).
                         */
                        l2fhdr = mtod(m, struct l2_fhdr *);

                        len    = l2fhdr->l2_fhdr_pkt_len;
                        status = l2fhdr->l2_fhdr_status;

                        DBRUNIF(DB_RANDOMTRUE(bnx_debug_l2fhdr_status_check),
                            printf("Simulating l2_fhdr status error.\n");
                            status = status | L2_FHDR_ERRORS_PHY_DECODE);

                        /* Watch for unusual sized frames. */
                        DBRUNIF(((len < BNX_MIN_MTU) ||
                            (len > BNX_MAX_JUMBO_ETHER_MTU_VLAN)),
                            printf("%s: Unusual frame size found. "
                            "Min(%d), Actual(%d), Max(%d)\n", (int)BNX_MIN_MTU,
                            len, (int) BNX_MAX_JUMBO_ETHER_MTU_VLAN);

                        bnx_dump_mbuf(sc, m);
                        bnx_breakpoint(sc));

                        len -= ETHER_CRC_LEN;

                        /* Check the received frame for errors. */
                        if (status &  (L2_FHDR_ERRORS_BAD_CRC | 
                            L2_FHDR_ERRORS_PHY_DECODE |
                            L2_FHDR_ERRORS_ALIGNMENT | 
                            L2_FHDR_ERRORS_TOO_SHORT |
                            L2_FHDR_ERRORS_GIANT_FRAME)) {
                                /* Log the error and release the mbuf. */
                                ifp->if_ierrors++;
                                DBRUNIF(1, sc->l2fhdr_status_errors++);

                                m_freem(m);
                                m = NULL;
                                goto bnx_rx_int_next_rx;
                        }

                        /* Skip over the l2_fhdr when passing the data up
                         * the stack.
                         */
                        m_adj(m, sizeof(struct l2_fhdr) + ETHER_ALIGN);

                        /* Adjust the pckt length to match the received data. */
                        m->m_pkthdr.len = m->m_len = len;

                        DBRUN(BNX_VERBOSE_RECV,
                            struct ether_header *eh;
                            eh = mtod(m, struct ether_header *);
                            printf("%s: to: %6D, from: %6D, type: 0x%04X\n",
                            __FUNCTION__, eh->ether_dhost, ":", 
                            eh->ether_shost, ":", htons(eh->ether_type)));

                        /* Validate the checksum. */

                        /* Check for an IP datagram. */
                        if (status & L2_FHDR_STATUS_IP_DATAGRAM) {
                                /* Check if the IP checksum is valid. */
                                if ((l2fhdr->l2_fhdr_ip_xsum ^ 0xffff)
                                    == 0)
                                        m->m_pkthdr.csum_flags |=
                                            M_IPV4_CSUM_IN_OK;
                                else
                                        DBPRINT(sc, BNX_WARN_SEND, 
                                            "%s(): Invalid IP checksum "
                                                "= 0x%04X!\n",
                                                __FUNCTION__,
                                                l2fhdr->l2_fhdr_ip_xsum
                                                );
                        }

                        /* Check for a valid TCP/UDP frame. */
                        if (status & (L2_FHDR_STATUS_TCP_SEGMENT |
                            L2_FHDR_STATUS_UDP_DATAGRAM)) {
                                /* Check for a good TCP/UDP checksum. */
                                if ((status &
                                    (L2_FHDR_ERRORS_TCP_XSUM |
                                    L2_FHDR_ERRORS_UDP_XSUM)) == 0) {
                                        m->m_pkthdr.csum_flags |=
                                            M_TCP_CSUM_IN_OK |
                                            M_UDP_CSUM_IN_OK;
                                } else {
                                        DBPRINT(sc, BNX_WARN_SEND, 
                                            "%s(): Invalid TCP/UDP "
                                            "checksum = 0x%04X!\n",
                                            __FUNCTION__,
                                            l2fhdr->l2_fhdr_tcp_udp_xsum);
                                }
                        }

                        /*
                         * If we received a packet with a vlan tag,
                         * attach that information to the packet.
                         */
                        if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
                            !(sc->rx_mode & BNX_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
#if NVLAN > 0
                                DBPRINT(sc, BNX_VERBOSE_SEND,
                                    "%s(): VLAN tag = 0x%04X\n",
                                    __FUNCTION__,
                                    l2fhdr->l2_fhdr_vlan_tag);

                                m->m_pkthdr.ether_vtag =
                                    l2fhdr->l2_fhdr_vlan_tag;
                                m->m_flags |= M_VLANTAG;
#else
                                m_freem(m);
                                m = NULL;
                                goto bnx_rx_int_next_rx;
#endif                  
                        }

bnx_rx_int_next_rx:
                        sw_prod = NEXT_RX_BD(sw_prod);
                }

                sw_cons = NEXT_RX_BD(sw_cons);

                /* If we have a packet, pass it up the stack */
                if (m) {
                        sc->rx_cons = sw_cons;

                        DBPRINT(sc, BNX_VERBOSE_RECV,
                            "%s(): Passing received frame up.\n", __FUNCTION__);
                        ml_enqueue(&ml, m);
                        DBRUNIF(1, sc->rx_mbuf_alloc--);

                        sw_cons = sc->rx_cons;
                }

                /* Refresh hw_cons to see if there's new work */
                if (sw_cons == hw_cons) {
                        hw_cons = sc->hw_rx_cons =
                            sblk->status_rx_quick_consumer_index0;
                        if ((hw_cons & USABLE_RX_BD_PER_PAGE) ==
                            USABLE_RX_BD_PER_PAGE)
                                hw_cons++;
                }

                /* Prevent speculative reads from getting ahead of
                 * the status block.
                 */
                bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0, 
                    BUS_SPACE_BARRIER_READ);
        }

        if (ifiq_input(&ifp->if_rcv, &ml))
                if_rxr_livelocked(&sc->rx_ring);

        /* No new packets to process.  Refill the RX chain and exit. */
        sc->rx_cons = sw_cons;
        if (!bnx_fill_rx_chain(sc))
                timeout_add(&sc->bnx_rxrefill, 1);

        for (i = 0; i < RX_PAGES; i++)
                bus_dmamap_sync(sc->bnx_dmatag,
                    sc->rx_bd_chain_map[i], 0,
                    sc->rx_bd_chain_map[i]->dm_mapsize,
                    BUS_DMASYNC_PREWRITE);

        DBPRINT(sc, BNX_INFO_RECV, "%s(exit): rx_prod = 0x%04X, "
            "rx_cons = 0x%04X, rx_prod_bseq = 0x%08X\n",
            __FUNCTION__, sc->rx_prod, sc->rx_cons, sc->rx_prod_bseq);
}

/****************************************************************************/
/* Handles transmit completion interrupt events.                            */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_tx_intr(struct bnx_softc *sc)
{
        struct status_block     *sblk = sc->status_block;
        struct ifnet            *ifp = &sc->arpcom.ac_if;
        bus_dmamap_t            map;
        u_int16_t               hw_tx_cons, sw_tx_cons, sw_tx_chain_cons;
        int                     freed, used;

        DBRUNIF(1, sc->tx_interrupts++);

        /* Get the hardware's view of the TX consumer index. */
        hw_tx_cons = sc->hw_tx_cons = sblk->status_tx_quick_consumer_index0;

        /* Skip to the next entry if this is a chain page pointer. */
        if ((hw_tx_cons & USABLE_TX_BD_PER_PAGE) == USABLE_TX_BD_PER_PAGE)
                hw_tx_cons++;

        sw_tx_cons = sc->tx_cons;

        /* Prevent speculative reads from getting ahead of the status block. */
        bus_space_barrier(sc->bnx_btag, sc->bnx_bhandle, 0, 0, 
            BUS_SPACE_BARRIER_READ);

        /* Cycle through any completed TX chain page entries. */
        freed = 0;
        while (sw_tx_cons != hw_tx_cons) {
#ifdef BNX_DEBUG
                struct tx_bd *txbd = NULL;
#endif
                sw_tx_chain_cons = TX_CHAIN_IDX(sw_tx_cons);

                DBPRINT(sc, BNX_INFO_SEND, "%s(): hw_tx_cons = 0x%04X, "
                    "sw_tx_cons = 0x%04X, sw_tx_chain_cons = 0x%04X\n",
                    __FUNCTION__, hw_tx_cons, sw_tx_cons, sw_tx_chain_cons);

                DBRUNIF((sw_tx_chain_cons > MAX_TX_BD),
                    printf("%s: TX chain consumer out of range! "
                    " 0x%04X > 0x%04X\n", sw_tx_chain_cons, (int)MAX_TX_BD);
                    bnx_breakpoint(sc));

                DBRUNIF(1, txbd = &sc->tx_bd_chain
                    [TX_PAGE(sw_tx_chain_cons)][TX_IDX(sw_tx_chain_cons)]);
                
                DBRUNIF((txbd == NULL),
                    printf("%s: Unexpected NULL tx_bd[0x%04X]!\n", 
                    sw_tx_chain_cons);
                    bnx_breakpoint(sc));

                DBRUN(BNX_INFO_SEND, printf("%s: ", __FUNCTION__);
                    bnx_dump_txbd(sc, sw_tx_chain_cons, txbd));

                map = sc->tx_mbuf_map[sw_tx_chain_cons];
                if (sc->tx_mbuf_ptr[sw_tx_chain_cons] != NULL) {
                        /* Validate that this is the last tx_bd. */
                        DBRUNIF((!(txbd->tx_bd_flags & TX_BD_FLAGS_END)),
                            printf("%s: tx_bd END flag not set but "
                            "txmbuf == NULL!\n");
                            bnx_breakpoint(sc));

                        DBRUN(BNX_INFO_SEND,
                            printf("%s: Unloading map/freeing mbuf "
                            "from tx_bd[0x%04X]\n",
                            __FUNCTION__, sw_tx_chain_cons));

                        /* Unmap the mbuf. */
                        bus_dmamap_sync(sc->bnx_dmatag, map, 0,
                            map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
                        bus_dmamap_unload(sc->bnx_dmatag, map);

                        /* Free the mbuf. */
                        m_freem(sc->tx_mbuf_ptr[sw_tx_chain_cons]);
                        sc->tx_mbuf_ptr[sw_tx_chain_cons] = NULL;
                }
                
                freed++;
                sw_tx_cons = NEXT_TX_BD(sw_tx_cons);
        }

        used = atomic_sub_int_nv(&sc->used_tx_bd, freed);

        sc->tx_cons = sw_tx_cons;

        /* Clear the TX timeout timer. */
        if (used == 0)
                ifp->if_timer = 0;

        if (ifq_is_oactive(&ifp->if_snd))
                ifq_restart(&ifp->if_snd);
}

/****************************************************************************/
/* Disables interrupt generation.                                           */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_disable_intr(struct bnx_softc *sc)
{
        REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_MASK_INT);
        REG_RD(sc, BNX_PCICFG_INT_ACK_CMD);
}

/****************************************************************************/
/* Enables interrupt generation.                                            */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_enable_intr(struct bnx_softc *sc)
{
        u_int32_t               val;

        REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_INDEX_VALID |
            BNX_PCICFG_INT_ACK_CMD_MASK_INT | sc->last_status_idx);

        REG_WR(sc, BNX_PCICFG_INT_ACK_CMD, BNX_PCICFG_INT_ACK_CMD_INDEX_VALID | 
            sc->last_status_idx);

        val = REG_RD(sc, BNX_HC_COMMAND);
        REG_WR(sc, BNX_HC_COMMAND, val | BNX_HC_COMMAND_COAL_NOW);
}

/****************************************************************************/
/* Handles controller initialization.                                       */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_init(void *xsc)
{
        struct bnx_softc        *sc = (struct bnx_softc *)xsc;
        struct ifnet            *ifp = &sc->arpcom.ac_if;
        u_int32_t               ether_mtu;
        int                     s;

        DBPRINT(sc, BNX_VERBOSE_RESET, "Entering %s()\n", __FUNCTION__);

        s = splnet();

        bnx_stop(sc);

        if (bnx_reset(sc, BNX_DRV_MSG_CODE_RESET)) {
                BNX_PRINTF(sc, "Controller reset failed!\n");
                goto bnx_init_exit;
        }

        if (bnx_chipinit(sc)) {
                BNX_PRINTF(sc, "Controller initialization failed!\n");
                goto bnx_init_exit;
        }

        if (bnx_blockinit(sc)) {
                BNX_PRINTF(sc, "Block initialization failed!\n");
                goto bnx_init_exit;
        }

        /* Load our MAC address. */
        bcopy(sc->arpcom.ac_enaddr, sc->eaddr, ETHER_ADDR_LEN);
        bnx_set_mac_addr(sc);

        /* Calculate and program the Ethernet MRU size. */
        ether_mtu = BNX_MAX_JUMBO_ETHER_MTU_VLAN;

        DBPRINT(sc, BNX_INFO, "%s(): setting MRU = %d\n",
            __FUNCTION__, ether_mtu);

        /*
         * Program the MRU and enable Jumbo frame
         * support.
         */
        REG_WR(sc, BNX_EMAC_RX_MTU_SIZE, ether_mtu |
                BNX_EMAC_RX_MTU_SIZE_JUMBO_ENA);

        /* Calculate the RX Ethernet frame size for rx_bd's. */
        sc->max_frame_size = sizeof(struct l2_fhdr) + 2 + ether_mtu + 8;

        DBPRINT(sc, BNX_INFO, "%s(): mclbytes = %d, mbuf_alloc_size = %d, "
            "max_frame_size = %d\n", __FUNCTION__, (int)MCLBYTES,
            sc->mbuf_alloc_size, sc->max_frame_size);

        /* Program appropriate promiscuous/multicast filtering. */
        bnx_iff(sc);

        /* Init RX buffer descriptor chain. */
        bnx_init_rx_chain(sc);

        /* Init TX buffer descriptor chain. */
        bnx_init_tx_chain(sc);

        /* Enable host interrupts. */
        bnx_enable_intr(sc);

        bnx_ifmedia_upd(ifp);

        ifp->if_flags |= IFF_RUNNING;
        ifq_clr_oactive(&ifp->if_snd);

        timeout_add_sec(&sc->bnx_timeout, 1);

bnx_init_exit:
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);

        splx(s);

        return;
}

void
bnx_mgmt_init(struct bnx_softc *sc)
{
        struct ifnet    *ifp = &sc->arpcom.ac_if;
        u_int32_t       val;

        /* Check if the driver is still running and bail out if it is. */
        if (ifp->if_flags & IFF_RUNNING)
                goto bnx_mgmt_init_exit;

        /* Initialize the on-boards CPUs */
        bnx_init_cpus(sc);

        val = (BCM_PAGE_BITS - 8) << 24;
        REG_WR(sc, BNX_RV2P_CONFIG, val);

        /* Enable all critical blocks in the MAC. */
        REG_WR(sc, BNX_MISC_ENABLE_SET_BITS,
            BNX_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE |
            BNX_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE |
            BNX_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE);
        REG_RD(sc, BNX_MISC_ENABLE_SET_BITS);
        DELAY(20);

        bnx_ifmedia_upd(ifp);

bnx_mgmt_init_exit:
        DBPRINT(sc, BNX_VERBOSE_RESET, "Exiting %s()\n", __FUNCTION__);
}

/*****************************************************************************/
/* Encapsulates an mbuf cluster into the tx_bd chain structure and makes the */
/* memory visible to the controller.                                         */
/*                                                                           */
/* Returns:                                                                  */
/*   0 for success, positive value for failure.                              */
/*****************************************************************************/
int
bnx_tx_encap(struct bnx_softc *sc, struct mbuf *m, int *used)
{
        bus_dmamap_t            map;
        struct tx_bd            *txbd = NULL;
        u_int16_t               vlan_tag = 0, flags = 0;
        u_int16_t               chain_prod, chain_head, prod;
#ifdef BNX_DEBUG
        u_int16_t               debug_prod;
#endif
        u_int32_t               addr, prod_bseq;
        int                     i, error;

        /* Transfer any checksum offload flags to the bd. */
        if (m->m_pkthdr.csum_flags) {
                if (m->m_pkthdr.csum_flags & M_IPV4_CSUM_OUT)
                        flags |= TX_BD_FLAGS_IP_CKSUM;
                if (m->m_pkthdr.csum_flags &
                    (M_TCP_CSUM_OUT | M_UDP_CSUM_OUT))
                        flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
        }

#if NVLAN > 0
        /* Transfer any VLAN tags to the bd. */
        if (m->m_flags & M_VLANTAG) {
                flags |= TX_BD_FLAGS_VLAN_TAG;
                vlan_tag = m->m_pkthdr.ether_vtag;
        }
#endif

        /* Map the mbuf into DMAable memory. */
        prod = sc->tx_prod;
        chain_head = chain_prod = TX_CHAIN_IDX(prod);
        map = sc->tx_mbuf_map[chain_head];

        /* Map the mbuf into our DMA address space. */
        error = bus_dmamap_load_mbuf(sc->bnx_dmatag, map, m,
            BUS_DMA_NOWAIT);
        switch (error) {
        case 0:
                break;

        case EFBIG:
                if ((error = m_defrag(m, M_DONTWAIT)) == 0 &&
                    (error = bus_dmamap_load_mbuf(sc->bnx_dmatag, map, m,
                     BUS_DMA_NOWAIT)) == 0)
                        break;

                /* FALLTHROUGH */
        default:
                sc->tx_dma_map_failures++;
                return (ENOBUFS);
        }

        /* prod points to an empty tx_bd at this point. */
        prod_bseq = sc->tx_prod_bseq;
#ifdef BNX_DEBUG
        debug_prod = chain_prod;
#endif

        DBPRINT(sc, BNX_INFO_SEND,
                "%s(): Start: prod = 0x%04X, chain_prod = %04X, "
                "prod_bseq = 0x%08X\n",
                __FUNCTION__, prod, chain_prod, prod_bseq);

        /*
         * Cycle through each mbuf segment that makes up
         * the outgoing frame, gathering the mapping info
         * for that segment and creating a tx_bd for the
         * mbuf.
         */
        for (i = 0; i < map->dm_nsegs ; i++) {
                chain_prod = TX_CHAIN_IDX(prod);
                txbd = &sc->tx_bd_chain[TX_PAGE(chain_prod)][TX_IDX(chain_prod)];

                addr = (u_int32_t)map->dm_segs[i].ds_addr;
                txbd->tx_bd_haddr_lo = addr;
                addr = (u_int32_t)((u_int64_t)map->dm_segs[i].ds_addr >> 32);
                txbd->tx_bd_haddr_hi = addr;
                txbd->tx_bd_mss_nbytes = map->dm_segs[i].ds_len;
                txbd->tx_bd_vlan_tag = vlan_tag;
                txbd->tx_bd_flags = flags;
                prod_bseq += map->dm_segs[i].ds_len;
                if (i == 0)
                        txbd->tx_bd_flags |= TX_BD_FLAGS_START;
                prod = NEXT_TX_BD(prod);
        }

        /* Set the END flag on the last TX buffer descriptor. */
        txbd->tx_bd_flags |= TX_BD_FLAGS_END;

        DBRUN(BNX_INFO_SEND, bnx_dump_tx_chain(sc, debug_prod,
            map->dm_nsegs));

        DBPRINT(sc, BNX_INFO_SEND,
                "%s(): End: prod = 0x%04X, chain_prod = %04X, "
                "prod_bseq = 0x%08X\n",
                __FUNCTION__, prod, chain_prod, prod_bseq);

        sc->tx_mbuf_ptr[chain_prod] = m;
        sc->tx_mbuf_map[chain_head] = sc->tx_mbuf_map[chain_prod];
        sc->tx_mbuf_map[chain_prod] = map;

        *used += map->dm_nsegs;

        DBRUNIF(1, sc->tx_mbuf_alloc++);

        DBRUN(BNX_VERBOSE_SEND, bnx_dump_tx_mbuf_chain(sc, chain_prod, 
            map->dm_nsegs));

        bus_dmamap_sync(sc->bnx_dmatag, map, 0, map->dm_mapsize,
            BUS_DMASYNC_PREWRITE);

        /* prod points to the next free tx_bd at this point. */
        sc->tx_prod = prod;
        sc->tx_prod_bseq = prod_bseq;

        return (0);
}

/****************************************************************************/
/* Main transmit routine.                                                   */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_start(struct ifqueue *ifq)
{
        struct ifnet            *ifp = ifq->ifq_if;
        struct bnx_softc        *sc = ifp->if_softc;
        struct mbuf             *m_head = NULL;
        int                     used;
        u_int16_t               tx_prod, tx_chain_prod;

        if (!sc->bnx_link) {
                ifq_purge(ifq);
                goto bnx_start_exit;
        }

        /* prod points to the next free tx_bd. */
        tx_prod = sc->tx_prod;
        tx_chain_prod = TX_CHAIN_IDX(tx_prod);

        DBPRINT(sc, BNX_INFO_SEND, "%s(): Start: tx_prod = 0x%04X, "
            "tx_chain_prod = %04X, tx_prod_bseq = 0x%08X\n",
            __FUNCTION__, tx_prod, tx_chain_prod, sc->tx_prod_bseq);

        /*
         * Keep adding entries while there is space in the ring.
         */
        used = 0;
        while (1) {
                if (sc->used_tx_bd + used + BNX_MAX_SEGMENTS + 1 >=
                    sc->max_tx_bd) {
                        DBPRINT(sc, BNX_INFO_SEND, "TX chain is closed for "
                            "business! Total tx_bd used = %d\n",
                            sc->used_tx_bd + used);
                        ifq_set_oactive(ifq);
                        break;
                }

                m_head = ifq_dequeue(ifq);
                if (m_head == NULL)
                        break;

                if (bnx_tx_encap(sc, m_head, &used)) {
                        m_freem(m_head);
                        continue;
                }

#if NBPFILTER > 0
                if (ifp->if_bpf)
                        bpf_mtap_ether(ifp->if_bpf, m_head, BPF_DIRECTION_OUT);
#endif
        }

        if (used == 0) {
                /* no packets were dequeued */
                DBPRINT(sc, BNX_VERBOSE_SEND,
                    "%s(): No packets were dequeued\n", __FUNCTION__);
                goto bnx_start_exit;
        }

        /* Update the driver's counters. */
        used = atomic_add_int_nv(&sc->used_tx_bd, used);

        /* Update some debug statistics counters */
        DBRUNIF((used > sc->tx_hi_watermark),
            sc->tx_hi_watermark = used);
        DBRUNIF(used == sc->max_tx_bd, sc->tx_full_count++);

        tx_chain_prod = TX_CHAIN_IDX(sc->tx_prod);
        DBPRINT(sc, BNX_INFO_SEND, "%s(): End: tx_prod = 0x%04X, tx_chain_prod "
            "= 0x%04X, tx_prod_bseq = 0x%08X\n", __FUNCTION__, tx_prod,
            tx_chain_prod, sc->tx_prod_bseq);

        /* Start the transmit. */
        REG_WR16(sc, MB_TX_CID_ADDR + BNX_L2CTX_TX_HOST_BIDX, sc->tx_prod);
        REG_WR(sc, MB_TX_CID_ADDR + BNX_L2CTX_TX_HOST_BSEQ, sc->tx_prod_bseq);

        /* Set the tx timeout. */
        ifp->if_timer = BNX_TX_TIMEOUT;

bnx_start_exit:
        return;
}

/****************************************************************************/
/* Handles any IOCTL calls from the operating system.                       */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
{
        struct bnx_softc        *sc = ifp->if_softc;
        struct ifreq            *ifr = (struct ifreq *) data;
        struct mii_data         *mii = &sc->bnx_mii;
        int                     s, error = 0;

        s = splnet();

        switch (command) {
        case SIOCSIFADDR:
                ifp->if_flags |= IFF_UP;
                if (!(ifp->if_flags & IFF_RUNNING))
                        bnx_init(sc);
                break;

        case SIOCSIFFLAGS:
                if (ifp->if_flags & IFF_UP) {
                        if (ifp->if_flags & IFF_RUNNING)
                                error = ENETRESET;
                        else
                                bnx_init(sc);
                } else {
                        if (ifp->if_flags & IFF_RUNNING)
                                bnx_stop(sc);
                }
                break;

        case SIOCSIFMEDIA:
                /* Flow control requires full-duplex mode. */
                if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
                    (ifr->ifr_media & IFM_FDX) == 0)
                        ifr->ifr_media &= ~IFM_ETH_FMASK;

                if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
                        if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
                                /* We can do both TXPAUSE and RXPAUSE. */
                                ifr->ifr_media |=
                                    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
                        }
                        sc->bnx_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
                }
                /* FALLTHROUGH */
        case SIOCGIFMEDIA:
                DBPRINT(sc, BNX_VERBOSE, "bnx_phy_flags = 0x%08X\n",
                    sc->bnx_phy_flags);

                error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
                break;

        case SIOCGIFRXR:
                error = if_rxr_ioctl((struct if_rxrinfo *)ifr->ifr_data,
                    NULL, BNX_MAX_JUMBO_MRU, &sc->rx_ring);
                break;

        default:
                error = ether_ioctl(ifp, &sc->arpcom, command, data);
        }

        if (error == ENETRESET) {
                if (ifp->if_flags & IFF_RUNNING)
                        bnx_iff(sc);
                error = 0;
        }

        splx(s);
        return (error);
}

/****************************************************************************/
/* Transmit timeout handler.                                                */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_watchdog(struct ifnet *ifp)
{
        struct bnx_softc        *sc = ifp->if_softc;

        DBRUN(BNX_WARN_SEND, bnx_dump_driver_state(sc);
            bnx_dump_status_block(sc));

        /*
         * If we are in this routine because of pause frames, then
         * don't reset the hardware.
         */
        if (REG_RD(sc, BNX_EMAC_TX_STATUS) & BNX_EMAC_TX_STATUS_XOFFED) 
                return;

        printf("%s: Watchdog timeout occurred, resetting!\n",
            ifp->if_xname);

        /* DBRUN(BNX_FATAL, bnx_breakpoint(sc)); */

        bnx_init(sc);

        ifp->if_oerrors++;
}

/*
 * Interrupt handler.
 */
/****************************************************************************/
/* Main interrupt entry point.  Verifies that the controller generated the  */
/* interrupt and then calls a separate routine for handle the various       */
/* interrupt causes (PHY, TX, RX).                                          */
/*                                                                          */
/* Returns:                                                                 */
/*   0 for success, positive value for failure.                             */
/****************************************************************************/
int
bnx_intr(void *xsc)
{
        struct bnx_softc        *sc = xsc;
        struct ifnet            *ifp = &sc->arpcom.ac_if;
        u_int32_t               status_attn_bits;
        u_int16_t               status_idx;
        int                     rv = 0;

        if ((sc->bnx_flags & BNX_ACTIVE_FLAG) == 0)
                return (0);

        DBRUNIF(1, sc->interrupts_generated++);

        bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0,
            sc->status_map->dm_mapsize, BUS_DMASYNC_POSTREAD);

        /*
         * If the hardware status block index
         * matches the last value read by the
         * driver and we haven't asserted our
         * interrupt then there's nothing to do.
         */
        status_idx = sc->status_block->status_idx;
        if (status_idx != sc->last_status_idx || 
            !ISSET(REG_RD(sc, BNX_PCICFG_MISC_STATUS),
            BNX_PCICFG_MISC_STATUS_INTA_VALUE)) {
                rv = 1;

                /* Ack the interrupt */
                REG_WR(sc, BNX_PCICFG_INT_ACK_CMD,
                    BNX_PCICFG_INT_ACK_CMD_INDEX_VALID | status_idx);

                status_attn_bits = sc->status_block->status_attn_bits;

                DBRUNIF(DB_RANDOMTRUE(bnx_debug_unexpected_attention),
                    printf("Simulating unexpected status attention bit set.");
                    status_attn_bits = status_attn_bits |
                    STATUS_ATTN_BITS_PARITY_ERROR);

                /* Was it a link change interrupt? */
                if ((status_attn_bits & STATUS_ATTN_BITS_LINK_STATE) !=
                    (sc->status_block->status_attn_bits_ack &
                    STATUS_ATTN_BITS_LINK_STATE)) {
                        KERNEL_LOCK();
                        bnx_phy_intr(sc);
                        KERNEL_UNLOCK();
                }

                /* If any other attention is asserted then the chip is toast. */
                if (((status_attn_bits & ~STATUS_ATTN_BITS_LINK_STATE) !=
                    (sc->status_block->status_attn_bits_ack & 
                    ~STATUS_ATTN_BITS_LINK_STATE))) {
                        KERNEL_LOCK();
                        DBRUN(1, sc->unexpected_attentions++);

                        BNX_PRINTF(sc, "Fatal attention detected: 0x%08X\n",
                            sc->status_block->status_attn_bits);

                        DBRUN(BNX_FATAL,
                            if (bnx_debug_unexpected_attention == 0)
                                bnx_breakpoint(sc));

                        bnx_init(sc);
                        KERNEL_UNLOCK();
                        goto out;
                }

                /* Check for any completed RX frames. */
                if (sc->status_block->status_rx_quick_consumer_index0 !=
                    sc->hw_rx_cons)
                        bnx_rx_intr(sc);

                /* Check for any completed TX frames. */
                if (sc->status_block->status_tx_quick_consumer_index0 !=
                    sc->hw_tx_cons)
                        bnx_tx_intr(sc);

                /*
                 * Save the status block index value for use during the
                 * next interrupt.
                 */
                sc->last_status_idx = status_idx;

                /* Start moving packets again */
                if (ifp->if_flags & IFF_RUNNING &&
                    !ifq_empty(&ifp->if_snd))
                        ifq_start(&ifp->if_snd);
        }

out:
        bus_dmamap_sync(sc->bnx_dmatag, sc->status_map, 0,
            sc->status_map->dm_mapsize, BUS_DMASYNC_PREREAD);

        return (rv);
}

/****************************************************************************/
/* Programs the various packet receive modes (broadcast and multicast).     */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_iff(struct bnx_softc *sc)
{
        struct arpcom           *ac = &sc->arpcom;
        struct ifnet            *ifp = &ac->ac_if;
        struct ether_multi      *enm;
        struct ether_multistep  step;
        u_int32_t               hashes[NUM_MC_HASH_REGISTERS] = { 0, 0, 0, 0, 0, 0, 0, 0 };
        u_int32_t               rx_mode, sort_mode;
        int                     h, i;

        /* Initialize receive mode default settings. */
        rx_mode = sc->rx_mode & ~(BNX_EMAC_RX_MODE_PROMISCUOUS |
            BNX_EMAC_RX_MODE_KEEP_VLAN_TAG);
        sort_mode = 1 | BNX_RPM_SORT_USER0_BC_EN;
        ifp->if_flags &= ~IFF_ALLMULTI;

        /*
         * ASF/IPMI/UMP firmware requires that VLAN tag stripping
         * be enabled.
         */
        if (!(ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) &&
            (!(sc->bnx_flags & BNX_MFW_ENABLE_FLAG)))
                rx_mode |= BNX_EMAC_RX_MODE_KEEP_VLAN_TAG;

        /*
         * Check for promiscuous, all multicast, or selected
         * multicast address filtering.
         */
        if (ifp->if_flags & IFF_PROMISC) {
                DBPRINT(sc, BNX_INFO, "Enabling promiscuous mode.\n");

                ifp->if_flags |= IFF_ALLMULTI;
                /* Enable promiscuous mode. */
                rx_mode |= BNX_EMAC_RX_MODE_PROMISCUOUS;
                sort_mode |= BNX_RPM_SORT_USER0_PROM_EN;
        } else if (ac->ac_multirangecnt > 0) {
                DBPRINT(sc, BNX_INFO, "Enabling all multicast mode.\n");

                ifp->if_flags |= IFF_ALLMULTI;
                /* Enable all multicast addresses. */
                for (i = 0; i < NUM_MC_HASH_REGISTERS; i++)
                        REG_WR(sc, BNX_EMAC_MULTICAST_HASH0 + (i * 4),
                            0xffffffff);
                sort_mode |= BNX_RPM_SORT_USER0_MC_EN;
        } else {
                /* Accept one or more multicast(s). */
                DBPRINT(sc, BNX_INFO, "Enabling selective multicast mode.\n");

                ETHER_FIRST_MULTI(step, ac, enm);
                while (enm != NULL) {
                        h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN) &
                            0xFF;

                        hashes[(h & 0xE0) >> 5] |= 1 << (h & 0x1F);

                        ETHER_NEXT_MULTI(step, enm);
                }

                for (i = 0; i < NUM_MC_HASH_REGISTERS; i++)
                        REG_WR(sc, BNX_EMAC_MULTICAST_HASH0 + (i * 4),
                            hashes[i]);

                sort_mode |= BNX_RPM_SORT_USER0_MC_HSH_EN;
        }

        /* Only make changes if the receive mode has actually changed. */
        if (rx_mode != sc->rx_mode) {
                DBPRINT(sc, BNX_VERBOSE, "Enabling new receive mode: 0x%08X\n", 
                    rx_mode);

                sc->rx_mode = rx_mode;
                REG_WR(sc, BNX_EMAC_RX_MODE, rx_mode);
        }

        /* Disable and clear the existing sort before enabling a new sort. */
        REG_WR(sc, BNX_RPM_SORT_USER0, 0x0);
        REG_WR(sc, BNX_RPM_SORT_USER0, sort_mode);
        REG_WR(sc, BNX_RPM_SORT_USER0, sort_mode | BNX_RPM_SORT_USER0_ENA);
}

/****************************************************************************/
/* Called periodically to updates statistics from the controllers           */
/* statistics block.                                                        */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_stats_update(struct bnx_softc *sc)
{
        struct ifnet            *ifp = &sc->arpcom.ac_if;
        struct statistics_block *stats;

        DBPRINT(sc, BNX_EXCESSIVE, "Entering %s()\n", __FUNCTION__);

        stats = (struct statistics_block *)sc->stats_block;

        /* 
         * Update the interface statistics from the
         * hardware statistics.
         */
        ifp->if_collisions = (u_long)stats->stat_EtherStatsCollisions;

        ifp->if_ierrors = (u_long)stats->stat_EtherStatsUndersizePkts +
            (u_long)stats->stat_EtherStatsOverrsizePkts +
            (u_long)stats->stat_IfInMBUFDiscards +
            (u_long)stats->stat_Dot3StatsAlignmentErrors +
            (u_long)stats->stat_Dot3StatsFCSErrors;

        ifp->if_oerrors = (u_long)
            stats->stat_emac_tx_stat_dot3statsinternalmactransmiterrors +
            (u_long)stats->stat_Dot3StatsExcessiveCollisions +
            (u_long)stats->stat_Dot3StatsLateCollisions;

        /* 
         * Certain controllers don't report 
         * carrier sense errors correctly.
         * See errata E11_5708CA0_1165. 
         */
        if (!(BNX_CHIP_NUM(sc) == BNX_CHIP_NUM_5706) &&
            !(BNX_CHIP_ID(sc) == BNX_CHIP_ID_5708_A0))
                ifp->if_oerrors += (u_long) stats->stat_Dot3StatsCarrierSenseErrors;

        /*
         * Update the sysctl statistics from the
         * hardware statistics.
         */
        sc->stat_IfHCInOctets = ((u_int64_t)stats->stat_IfHCInOctets_hi << 32) +
            (u_int64_t) stats->stat_IfHCInOctets_lo;

        sc->stat_IfHCInBadOctets =
            ((u_int64_t) stats->stat_IfHCInBadOctets_hi << 32) + 
            (u_int64_t) stats->stat_IfHCInBadOctets_lo;

        sc->stat_IfHCOutOctets =
            ((u_int64_t) stats->stat_IfHCOutOctets_hi << 32) +
            (u_int64_t) stats->stat_IfHCOutOctets_lo;

        sc->stat_IfHCOutBadOctets =
            ((u_int64_t) stats->stat_IfHCOutBadOctets_hi << 32) +
            (u_int64_t) stats->stat_IfHCOutBadOctets_lo;

        sc->stat_IfHCInUcastPkts =
            ((u_int64_t) stats->stat_IfHCInUcastPkts_hi << 32) +
            (u_int64_t) stats->stat_IfHCInUcastPkts_lo;

        sc->stat_IfHCInMulticastPkts =
            ((u_int64_t) stats->stat_IfHCInMulticastPkts_hi << 32) +
            (u_int64_t) stats->stat_IfHCInMulticastPkts_lo;

        sc->stat_IfHCInBroadcastPkts =
            ((u_int64_t) stats->stat_IfHCInBroadcastPkts_hi << 32) +
            (u_int64_t) stats->stat_IfHCInBroadcastPkts_lo;

        sc->stat_IfHCOutUcastPkts =
           ((u_int64_t) stats->stat_IfHCOutUcastPkts_hi << 32) +
            (u_int64_t) stats->stat_IfHCOutUcastPkts_lo;

        sc->stat_IfHCOutMulticastPkts =
            ((u_int64_t) stats->stat_IfHCOutMulticastPkts_hi << 32) +
            (u_int64_t) stats->stat_IfHCOutMulticastPkts_lo;

        sc->stat_IfHCOutBroadcastPkts =
            ((u_int64_t) stats->stat_IfHCOutBroadcastPkts_hi << 32) +
            (u_int64_t) stats->stat_IfHCOutBroadcastPkts_lo;

        sc->stat_emac_tx_stat_dot3statsinternalmactransmiterrors =
            stats->stat_emac_tx_stat_dot3statsinternalmactransmiterrors;

        sc->stat_Dot3StatsCarrierSenseErrors =
            stats->stat_Dot3StatsCarrierSenseErrors;

        sc->stat_Dot3StatsFCSErrors = stats->stat_Dot3StatsFCSErrors;

        sc->stat_Dot3StatsAlignmentErrors =
            stats->stat_Dot3StatsAlignmentErrors;

        sc->stat_Dot3StatsSingleCollisionFrames =
            stats->stat_Dot3StatsSingleCollisionFrames;

        sc->stat_Dot3StatsMultipleCollisionFrames =
            stats->stat_Dot3StatsMultipleCollisionFrames;

        sc->stat_Dot3StatsDeferredTransmissions =
            stats->stat_Dot3StatsDeferredTransmissions;

        sc->stat_Dot3StatsExcessiveCollisions =
            stats->stat_Dot3StatsExcessiveCollisions;

        sc->stat_Dot3StatsLateCollisions = stats->stat_Dot3StatsLateCollisions;

        sc->stat_EtherStatsCollisions = stats->stat_EtherStatsCollisions;

        sc->stat_EtherStatsFragments = stats->stat_EtherStatsFragments;

        sc->stat_EtherStatsJabbers = stats->stat_EtherStatsJabbers;

        sc->stat_EtherStatsUndersizePkts = stats->stat_EtherStatsUndersizePkts;

        sc->stat_EtherStatsOverrsizePkts = stats->stat_EtherStatsOverrsizePkts;

        sc->stat_EtherStatsPktsRx64Octets =
            stats->stat_EtherStatsPktsRx64Octets;

        sc->stat_EtherStatsPktsRx65Octetsto127Octets =
            stats->stat_EtherStatsPktsRx65Octetsto127Octets;

        sc->stat_EtherStatsPktsRx128Octetsto255Octets =
            stats->stat_EtherStatsPktsRx128Octetsto255Octets;

        sc->stat_EtherStatsPktsRx256Octetsto511Octets =
            stats->stat_EtherStatsPktsRx256Octetsto511Octets;

        sc->stat_EtherStatsPktsRx512Octetsto1023Octets =
            stats->stat_EtherStatsPktsRx512Octetsto1023Octets;

        sc->stat_EtherStatsPktsRx1024Octetsto1522Octets =
            stats->stat_EtherStatsPktsRx1024Octetsto1522Octets;

        sc->stat_EtherStatsPktsRx1523Octetsto9022Octets =
            stats->stat_EtherStatsPktsRx1523Octetsto9022Octets;

        sc->stat_EtherStatsPktsTx64Octets =
            stats->stat_EtherStatsPktsTx64Octets;

        sc->stat_EtherStatsPktsTx65Octetsto127Octets =
            stats->stat_EtherStatsPktsTx65Octetsto127Octets;

        sc->stat_EtherStatsPktsTx128Octetsto255Octets =
            stats->stat_EtherStatsPktsTx128Octetsto255Octets;

        sc->stat_EtherStatsPktsTx256Octetsto511Octets =
            stats->stat_EtherStatsPktsTx256Octetsto511Octets;

        sc->stat_EtherStatsPktsTx512Octetsto1023Octets =
            stats->stat_EtherStatsPktsTx512Octetsto1023Octets;

        sc->stat_EtherStatsPktsTx1024Octetsto1522Octets =
            stats->stat_EtherStatsPktsTx1024Octetsto1522Octets;

        sc->stat_EtherStatsPktsTx1523Octetsto9022Octets =
            stats->stat_EtherStatsPktsTx1523Octetsto9022Octets;

        sc->stat_XonPauseFramesReceived = stats->stat_XonPauseFramesReceived;

        sc->stat_XoffPauseFramesReceived = stats->stat_XoffPauseFramesReceived;

        sc->stat_OutXonSent = stats->stat_OutXonSent;

        sc->stat_OutXoffSent = stats->stat_OutXoffSent;

        sc->stat_FlowControlDone = stats->stat_FlowControlDone;

        sc->stat_MacControlFramesReceived =
            stats->stat_MacControlFramesReceived;

        sc->stat_XoffStateEntered = stats->stat_XoffStateEntered;

        sc->stat_IfInFramesL2FilterDiscards =
            stats->stat_IfInFramesL2FilterDiscards;

        sc->stat_IfInRuleCheckerDiscards = stats->stat_IfInRuleCheckerDiscards;

        sc->stat_IfInFTQDiscards = stats->stat_IfInFTQDiscards;

        sc->stat_IfInMBUFDiscards = stats->stat_IfInMBUFDiscards;

        sc->stat_IfInRuleCheckerP4Hit = stats->stat_IfInRuleCheckerP4Hit;

        sc->stat_CatchupInRuleCheckerDiscards =
            stats->stat_CatchupInRuleCheckerDiscards;

        sc->stat_CatchupInFTQDiscards = stats->stat_CatchupInFTQDiscards;

        sc->stat_CatchupInMBUFDiscards = stats->stat_CatchupInMBUFDiscards;

        sc->stat_CatchupInRuleCheckerP4Hit =
            stats->stat_CatchupInRuleCheckerP4Hit;

        DBPRINT(sc, BNX_EXCESSIVE, "Exiting %s()\n", __FUNCTION__);
}

void
bnx_tick(void *xsc)
{
        struct bnx_softc        *sc = xsc;
        struct ifnet            *ifp = &sc->arpcom.ac_if;
        struct mii_data         *mii = NULL;
        u_int32_t               msg;

        /* Tell the firmware that the driver is still running. */
#ifdef BNX_DEBUG
        msg = (u_int32_t)BNX_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE;
#else
        msg = (u_int32_t)++sc->bnx_fw_drv_pulse_wr_seq;
#endif
        REG_WR_IND(sc, sc->bnx_shmem_base + BNX_DRV_PULSE_MB, msg);

        /* Update the statistics from the hardware statistics block. */
        bnx_stats_update(sc);

        /* Schedule the next tick. */
        timeout_add_sec(&sc->bnx_timeout, 1);

        /* If link is up already up then we're done. */
        if (sc->bnx_link)
                goto bnx_tick_exit;

        mii = &sc->bnx_mii;
        mii_tick(mii);

        /* Check if the link has come up. */
        if (!sc->bnx_link && mii->mii_media_status & IFM_ACTIVE &&
            IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
                sc->bnx_link++;
                /* Now that link is up, handle any outstanding TX traffic. */
                if (!ifq_empty(&ifp->if_snd))
                        ifq_start(&ifp->if_snd);
        }

bnx_tick_exit:
        return;
}

/****************************************************************************/
/* BNX Debug Routines                                                       */
/****************************************************************************/
#ifdef BNX_DEBUG

/****************************************************************************/
/* Prints out information about an mbuf.                                    */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_dump_mbuf(struct bnx_softc *sc, struct mbuf *m)
{
        struct mbuf             *mp = m;

        if (m == NULL) {
                /* Index out of range. */
                printf("mbuf ptr is null!\n");
                return;
        }

        while (mp) {
                printf("mbuf: vaddr = %p, m_len = %d, m_flags = ", 
                    mp, mp->m_len);

                if (mp->m_flags & M_EXT)
                        printf("M_EXT ");
                if (mp->m_flags & M_PKTHDR)
                        printf("M_PKTHDR ");
                printf("\n");

                if (mp->m_flags & M_EXT)
                        printf("- m_ext: vaddr = %p, ext_size = 0x%04X\n", 
                            mp, mp->m_ext.ext_size);

                mp = mp->m_next;
        }
}

/****************************************************************************/
/* Prints out the mbufs in the TX mbuf chain.                               */
/*                                                                          */
/* Returns:                                                                 */
/*   Nothing.                                                               */
/****************************************************************************/
void
bnx_dump_tx_mbuf_chain(struct bnx_softc *sc, int chain_prod, int count)
{
        struct mbuf             *m;
        int                     i;

        BNX_PRINTF(sc,
            "----------------------------"
            "  tx mbuf data  "
            "----------------------------\n");

        for (i = 0; i < count; i++) {
                m = sc->tx_mbuf_ptr[chain_prod];
                BNX_PRINTF(sc, "txmbuf[%d]\n", chain_prod);
                bnx_dump_mbuf(sc, m);
                chain_prod = TX_CHAIN_IDX(NEXT_TX_BD(chain_prod));
        }

        BNX_PRINTF(sc,
            "--------------------------------------------"
            "----------------------------\n");
}

/*
 * This routine prints the RX mbuf chain.
 */
void
bnx_dump_rx_mbuf_chain(struct bnx_softc *sc, int chain_prod, int count)
{
        struct mbuf             *m;
        int                     i;

        BNX_PRINTF(sc,
            "----------------------------"
            "  rx mbuf data  "
            "----------------------------\n");

        for (i = 0; i < count; i++) {
                m = sc->rx_mbuf_ptr[chain_prod];
                BNX_PRINTF(sc, "rxmbuf[0x%04X]\n", chain_prod);
                bnx_dump_mbuf(sc, m);
                chain_prod = RX_CHAIN_IDX(NEXT_RX_BD(chain_prod));
        }


        BNX_PRINTF(sc,
            "--------------------------------------------"
            "----------------------------\n");
}

void
bnx_dump_txbd(struct bnx_softc *sc, int idx, struct tx_bd *txbd)
{
        if (idx > MAX_TX_BD)
                /* Index out of range. */
                BNX_PRINTF(sc, "tx_bd[0x%04X]: Invalid tx_bd index!\n", idx);
        else if ((idx & USABLE_TX_BD_PER_PAGE) == USABLE_TX_BD_PER_PAGE)
                /* TX Chain page pointer. */
                BNX_PRINTF(sc, "tx_bd[0x%04X]: haddr = 0x%08X:%08X, chain "
                    "page pointer\n", idx, txbd->tx_bd_haddr_hi,
                    txbd->tx_bd_haddr_lo);
        else
                /* Normal tx_bd entry. */
                BNX_PRINTF(sc, "tx_bd[0x%04X]: haddr = 0x%08X:%08X, nbytes = "
                    "0x%08X, vlan tag = 0x%4X, flags = 0x%08X\n", idx, 
                    txbd->tx_bd_haddr_hi, txbd->tx_bd_haddr_lo,
                    txbd->tx_bd_mss_nbytes, txbd->tx_bd_vlan_tag,
                    txbd->tx_bd_flags);
}

void
bnx_dump_rxbd(struct bnx_softc *sc, int idx, struct rx_bd *rxbd)
{
        if (idx > MAX_RX_BD)
                /* Index out of range. */
                BNX_PRINTF(sc, "rx_bd[0x%04X]: Invalid rx_bd index!\n", idx);
        else if ((idx & USABLE_RX_BD_PER_PAGE) == USABLE_RX_BD_PER_PAGE)
                /* TX Chain page pointer. */
                BNX_PRINTF(sc, "rx_bd[0x%04X]: haddr = 0x%08X:%08X, chain page "
                    "pointer\n", idx, rxbd->rx_bd_haddr_hi,
                    rxbd->rx_bd_haddr_lo);
        else
                /* Normal tx_bd entry. */
                BNX_PRINTF(sc, "rx_bd[0x%04X]: haddr = 0x%08X:%08X, nbytes = "
                    "0x%08X, flags = 0x%08X\n", idx, 
                        rxbd->rx_bd_haddr_hi, rxbd->rx_bd_haddr_lo,
                        rxbd->rx_bd_len, rxbd->rx_bd_flags);
}

void
bnx_dump_l2fhdr(struct bnx_softc *sc, int idx, struct l2_fhdr *l2fhdr)
{
        BNX_PRINTF(sc, "l2_fhdr[0x%04X]: status = 0x%08X, "
            "pkt_len = 0x%04X, vlan = 0x%04x, ip_xsum = 0x%04X, "
            "tcp_udp_xsum = 0x%04X\n", idx,
            l2fhdr->l2_fhdr_status, l2fhdr->l2_fhdr_pkt_len,
            l2fhdr->l2_fhdr_vlan_tag, l2fhdr->l2_fhdr_ip_xsum,
            l2fhdr->l2_fhdr_tcp_udp_xsum);
}

/*
 * This routine prints the TX chain.
 */
void
bnx_dump_tx_chain(struct bnx_softc *sc, int tx_prod, int count)
{
        struct tx_bd            *txbd;
        int                     i;

        /* First some info about the tx_bd chain structure. */
        BNX_PRINTF(sc,
            "----------------------------"
            "  tx_bd  chain  "
            "----------------------------\n");

        BNX_PRINTF(sc,
            "page size      = 0x%08X, tx chain pages        = 0x%08X\n",
            (u_int32_t)BCM_PAGE_SIZE, (u_int32_t) TX_PAGES);

        BNX_PRINTF(sc,
            "tx_bd per page = 0x%08X, usable tx_bd per page = 0x%08X\n",
            (u_int32_t)TOTAL_TX_BD_PER_PAGE, (u_int32_t)USABLE_TX_BD_PER_PAGE);

        BNX_PRINTF(sc, "total tx_bd    = 0x%08X\n", (u_int32_t)TOTAL_TX_BD);

        BNX_PRINTF(sc, ""
            "-----------------------------"
            "   tx_bd data   "
            "-----------------------------\n");

        /* Now print out the tx_bd's themselves. */
        for (i = 0; i < count; i++) {
                txbd = &sc->tx_bd_chain[TX_PAGE(tx_prod)][TX_IDX(tx_prod)];
                bnx_dump_txbd(sc, tx_prod, txbd);
                tx_prod = TX_CHAIN_IDX(NEXT_TX_BD(tx_prod));
        }

        BNX_PRINTF(sc,
            "-----------------------------"
            "--------------"
            "-----------------------------\n");
}

/*
 * This routine prints the RX chain.
 */
void
bnx_dump_rx_chain(struct bnx_softc *sc, int rx_prod, int count)
{
        struct rx_bd            *rxbd;
        int                     i;

        /* First some info about the tx_bd chain structure. */
        BNX_PRINTF(sc,
            "----------------------------"
            "  rx_bd  chain  "
            "----------------------------\n");

        BNX_PRINTF(sc, "----- RX_BD Chain -----\n");

        BNX_PRINTF(sc,
            "page size      = 0x%08X, rx chain pages        = 0x%08X\n",
            (u_int32_t)BCM_PAGE_SIZE, (u_int32_t)RX_PAGES);

        BNX_PRINTF(sc,
            "rx_bd per page = 0x%08X, usable rx_bd per page = 0x%08X\n",
            (u_int32_t)TOTAL_RX_BD_PER_PAGE, (u_int32_t)USABLE_RX_BD_PER_PAGE);

        BNX_PRINTF(sc, "total rx_bd    = 0x%08X\n", (u_int32_t)TOTAL_RX_BD);

        BNX_PRINTF(sc,
            "----------------------------"
            "   rx_bd data   "
            "----------------------------\n");

        /* Now print out the rx_bd's themselves. */
        for (i = 0; i < count; i++) {
                rxbd = &sc->rx_bd_chain[RX_PAGE(rx_prod)][RX_IDX(rx_prod)];
                bnx_dump_rxbd(sc, rx_prod, rxbd);
                rx_prod = RX_CHAIN_IDX(NEXT_RX_BD(rx_prod));
        }

        BNX_PRINTF(sc,
            "----------------------------"
            "--------------"
            "----------------------------\n");
}

/*
 * This routine prints the status block.
 */
void
bnx_dump_status_block(struct bnx_softc *sc)
{
        struct status_block     *sblk;

        sblk = sc->status_block;

        BNX_PRINTF(sc, "----------------------------- Status Block "
            "-----------------------------\n");

        BNX_PRINTF(sc,
            "attn_bits  = 0x%08X, attn_bits_ack = 0x%08X, index = 0x%04X\n",
            sblk->status_attn_bits, sblk->status_attn_bits_ack,
            sblk->status_idx);

        BNX_PRINTF(sc, "rx_cons0   = 0x%08X, tx_cons0      = 0x%08X\n",
            sblk->status_rx_quick_consumer_index0,
            sblk->status_tx_quick_consumer_index0);

        BNX_PRINTF(sc, "status_idx = 0x%04X\n", sblk->status_idx);

        /* Theses indices are not used for normal L2 drivers. */
        if (sblk->status_rx_quick_consumer_index1 || 
                sblk->status_tx_quick_consumer_index1)
                BNX_PRINTF(sc, "rx_cons1  = 0x%08X, tx_cons1      = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index1,
                    sblk->status_tx_quick_consumer_index1);

        if (sblk->status_rx_quick_consumer_index2 || 
                sblk->status_tx_quick_consumer_index2)
                BNX_PRINTF(sc, "rx_cons2  = 0x%08X, tx_cons2      = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index2,
                    sblk->status_tx_quick_consumer_index2);

        if (sblk->status_rx_quick_consumer_index3 || 
                sblk->status_tx_quick_consumer_index3)
                BNX_PRINTF(sc, "rx_cons3  = 0x%08X, tx_cons3      = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index3,
                    sblk->status_tx_quick_consumer_index3);

        if (sblk->status_rx_quick_consumer_index4 || 
                sblk->status_rx_quick_consumer_index5)
                BNX_PRINTF(sc, "rx_cons4  = 0x%08X, rx_cons5      = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index4,
                    sblk->status_rx_quick_consumer_index5);

        if (sblk->status_rx_quick_consumer_index6 || 
                sblk->status_rx_quick_consumer_index7)
                BNX_PRINTF(sc, "rx_cons6  = 0x%08X, rx_cons7      = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index6,
                    sblk->status_rx_quick_consumer_index7);

        if (sblk->status_rx_quick_consumer_index8 || 
                sblk->status_rx_quick_consumer_index9)
                BNX_PRINTF(sc, "rx_cons8  = 0x%08X, rx_cons9      = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index8,
                    sblk->status_rx_quick_consumer_index9);

        if (sblk->status_rx_quick_consumer_index10 || 
                sblk->status_rx_quick_consumer_index11)
                BNX_PRINTF(sc, "rx_cons10 = 0x%08X, rx_cons11     = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index10,
                    sblk->status_rx_quick_consumer_index11);

        if (sblk->status_rx_quick_consumer_index12 || 
                sblk->status_rx_quick_consumer_index13)
                BNX_PRINTF(sc, "rx_cons12 = 0x%08X, rx_cons13     = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index12,
                    sblk->status_rx_quick_consumer_index13);

        if (sblk->status_rx_quick_consumer_index14 || 
                sblk->status_rx_quick_consumer_index15)
                BNX_PRINTF(sc, "rx_cons14 = 0x%08X, rx_cons15     = 0x%08X\n",
                    sblk->status_rx_quick_consumer_index14,
                    sblk->status_rx_quick_consumer_index15);

        if (sblk->status_completion_producer_index || 
                sblk->status_cmd_consumer_index)
                BNX_PRINTF(sc, "com_prod  = 0x%08X, cmd_cons      = 0x%08X\n",
                    sblk->status_completion_producer_index,
                    sblk->status_cmd_consumer_index);

        BNX_PRINTF(sc, "-------------------------------------------"
            "-----------------------------\n");
}

/*
 * This routine prints the statistics block.
 */
void
bnx_dump_stats_block(struct bnx_softc *sc)
{
        struct statistics_block *sblk;

        sblk = sc->stats_block;

        BNX_PRINTF(sc, ""
            "-----------------------------"
            " Stats  Block "
            "-----------------------------\n");

        BNX_PRINTF(sc, "IfHcInOctets         = 0x%08X:%08X, "
            "IfHcInBadOctets      = 0x%08X:%08X\n",
            sblk->stat_IfHCInOctets_hi, sblk->stat_IfHCInOctets_lo,
            sblk->stat_IfHCInBadOctets_hi, sblk->stat_IfHCInBadOctets_lo);

        BNX_PRINTF(sc, "IfHcOutOctets        = 0x%08X:%08X, "
            "IfHcOutBadOctets     = 0x%08X:%08X\n",
            sblk->stat_IfHCOutOctets_hi, sblk->stat_IfHCOutOctets_lo,
            sblk->stat_IfHCOutBadOctets_hi, sblk->stat_IfHCOutBadOctets_lo);

        BNX_PRINTF(sc, "IfHcInUcastPkts      = 0x%08X:%08X, "
            "IfHcInMulticastPkts  = 0x%08X:%08X\n",
            sblk->stat_IfHCInUcastPkts_hi, sblk->stat_IfHCInUcastPkts_lo,
            sblk->stat_IfHCInMulticastPkts_hi,
            sblk->stat_IfHCInMulticastPkts_lo);

        BNX_PRINTF(sc, "IfHcInBroadcastPkts  = 0x%08X:%08X, "
            "IfHcOutUcastPkts     = 0x%08X:%08X\n",
            sblk->stat_IfHCInBroadcastPkts_hi,
            sblk->stat_IfHCInBroadcastPkts_lo,
            sblk->stat_IfHCOutUcastPkts_hi,
            sblk->stat_IfHCOutUcastPkts_lo);

        BNX_PRINTF(sc, "IfHcOutMulticastPkts = 0x%08X:%08X, "
            "IfHcOutBroadcastPkts = 0x%08X:%08X\n",
            sblk->stat_IfHCOutMulticastPkts_hi,
            sblk->stat_IfHCOutMulticastPkts_lo,
            sblk->stat_IfHCOutBroadcastPkts_hi,
            sblk->stat_IfHCOutBroadcastPkts_lo);

        if (sblk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors)
                BNX_PRINTF(sc, "0x%08X : "
                    "emac_tx_stat_dot3statsinternalmactransmiterrors\n", 
                    sblk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors);

        if (sblk->stat_Dot3StatsCarrierSenseErrors)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsCarrierSenseErrors\n",
                    sblk->stat_Dot3StatsCarrierSenseErrors);

        if (sblk->stat_Dot3StatsFCSErrors)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsFCSErrors\n",
                    sblk->stat_Dot3StatsFCSErrors);

        if (sblk->stat_Dot3StatsAlignmentErrors)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsAlignmentErrors\n",
                    sblk->stat_Dot3StatsAlignmentErrors);

        if (sblk->stat_Dot3StatsSingleCollisionFrames)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsSingleCollisionFrames\n",
                    sblk->stat_Dot3StatsSingleCollisionFrames);

        if (sblk->stat_Dot3StatsMultipleCollisionFrames)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsMultipleCollisionFrames\n",
                    sblk->stat_Dot3StatsMultipleCollisionFrames);
        
        if (sblk->stat_Dot3StatsDeferredTransmissions)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsDeferredTransmissions\n",
                    sblk->stat_Dot3StatsDeferredTransmissions);

        if (sblk->stat_Dot3StatsExcessiveCollisions)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsExcessiveCollisions\n",
                    sblk->stat_Dot3StatsExcessiveCollisions);

        if (sblk->stat_Dot3StatsLateCollisions)
                BNX_PRINTF(sc, "0x%08X : Dot3StatsLateCollisions\n",
                    sblk->stat_Dot3StatsLateCollisions);

        if (sblk->stat_EtherStatsCollisions)
                BNX_PRINTF(sc, "0x%08X : EtherStatsCollisions\n",
                    sblk->stat_EtherStatsCollisions);

        if (sblk->stat_EtherStatsFragments) 
                BNX_PRINTF(sc, "0x%08X : EtherStatsFragments\n",
                    sblk->stat_EtherStatsFragments);

        if (sblk->stat_EtherStatsJabbers)
                BNX_PRINTF(sc, "0x%08X : EtherStatsJabbers\n",
                    sblk->stat_EtherStatsJabbers);

        if (sblk->stat_EtherStatsUndersizePkts)
                BNX_PRINTF(sc, "0x%08X : EtherStatsUndersizePkts\n",
                    sblk->stat_EtherStatsUndersizePkts);

        if (sblk->stat_EtherStatsOverrsizePkts)
                BNX_PRINTF(sc, "0x%08X : EtherStatsOverrsizePkts\n",
                    sblk->stat_EtherStatsOverrsizePkts);

        if (sblk->stat_EtherStatsPktsRx64Octets)
                BNX_PRINTF(sc, "0x%08X : EtherStatsPktsRx64Octets\n",
                    sblk->stat_EtherStatsPktsRx64Octets);

        if (sblk->stat_EtherStatsPktsRx65Octetsto127Octets)
                BNX_PRINTF(sc, "0x%08X : EtherStatsPktsRx65Octetsto127Octets\n",
                    sblk->stat_EtherStatsPktsRx65Octetsto127Octets);

        if (sblk->stat_EtherStatsPktsRx128Octetsto255Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsRx128Octetsto255Octets\n",
                    sblk->stat_EtherStatsPktsRx128Octetsto255Octets);

        if (sblk->stat_EtherStatsPktsRx256Octetsto511Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsRx256Octetsto511Octets\n",
                    sblk->stat_EtherStatsPktsRx256Octetsto511Octets);

        if (sblk->stat_EtherStatsPktsRx512Octetsto1023Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsRx512Octetsto1023Octets\n",
                    sblk->stat_EtherStatsPktsRx512Octetsto1023Octets);

        if (sblk->stat_EtherStatsPktsRx1024Octetsto1522Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsRx1024Octetsto1522Octets\n",
                sblk->stat_EtherStatsPktsRx1024Octetsto1522Octets);

        if (sblk->stat_EtherStatsPktsRx1523Octetsto9022Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsRx1523Octetsto9022Octets\n",
                    sblk->stat_EtherStatsPktsRx1523Octetsto9022Octets);

        if (sblk->stat_EtherStatsPktsTx64Octets)
                BNX_PRINTF(sc, "0x%08X : EtherStatsPktsTx64Octets\n",
                    sblk->stat_EtherStatsPktsTx64Octets);

        if (sblk->stat_EtherStatsPktsTx65Octetsto127Octets)
                BNX_PRINTF(sc, "0x%08X : EtherStatsPktsTx65Octetsto127Octets\n",
                    sblk->stat_EtherStatsPktsTx65Octetsto127Octets);

        if (sblk->stat_EtherStatsPktsTx128Octetsto255Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsTx128Octetsto255Octets\n",
                    sblk->stat_EtherStatsPktsTx128Octetsto255Octets);

        if (sblk->stat_EtherStatsPktsTx256Octetsto511Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsTx256Octetsto511Octets\n",
                    sblk->stat_EtherStatsPktsTx256Octetsto511Octets);

        if (sblk->stat_EtherStatsPktsTx512Octetsto1023Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsTx512Octetsto1023Octets\n",
                    sblk->stat_EtherStatsPktsTx512Octetsto1023Octets);

        if (sblk->stat_EtherStatsPktsTx1024Octetsto1522Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsTx1024Octetsto1522Octets\n",
                    sblk->stat_EtherStatsPktsTx1024Octetsto1522Octets);

        if (sblk->stat_EtherStatsPktsTx1523Octetsto9022Octets)
                BNX_PRINTF(sc, "0x%08X : "
                    "EtherStatsPktsTx1523Octetsto9022Octets\n",
                    sblk->stat_EtherStatsPktsTx1523Octetsto9022Octets);

        if (sblk->stat_XonPauseFramesReceived)
                BNX_PRINTF(sc, "0x%08X : XonPauseFramesReceived\n",
                    sblk->stat_XonPauseFramesReceived);

        if (sblk->stat_XoffPauseFramesReceived)
                BNX_PRINTF(sc, "0x%08X : XoffPauseFramesReceived\n",
                    sblk->stat_XoffPauseFramesReceived);

        if (sblk->stat_OutXonSent)
                BNX_PRINTF(sc, "0x%08X : OutXonSent\n",
                    sblk->stat_OutXonSent);

        if (sblk->stat_OutXoffSent)
                BNX_PRINTF(sc, "0x%08X : OutXoffSent\n",
                    sblk->stat_OutXoffSent);

        if (sblk->stat_FlowControlDone)
                BNX_PRINTF(sc, "0x%08X : FlowControlDone\n",
                    sblk->stat_FlowControlDone);

        if (sblk->stat_MacControlFramesReceived)
                BNX_PRINTF(sc, "0x%08X : MacControlFramesReceived\n",
                    sblk->stat_MacControlFramesReceived);

        if (sblk->stat_XoffStateEntered)
                BNX_PRINTF(sc, "0x%08X : XoffStateEntered\n",
                    sblk->stat_XoffStateEntered);

        if (sblk->stat_IfInFramesL2FilterDiscards)
                BNX_PRINTF(sc, "0x%08X : IfInFramesL2FilterDiscards\n",
                    sblk->stat_IfInFramesL2FilterDiscards);

        if (sblk->stat_IfInRuleCheckerDiscards)
                BNX_PRINTF(sc, "0x%08X : IfInRuleCheckerDiscards\n",
                    sblk->stat_IfInRuleCheckerDiscards);

        if (sblk->stat_IfInFTQDiscards)
                BNX_PRINTF(sc, "0x%08X : IfInFTQDiscards\n",
                    sblk->stat_IfInFTQDiscards);

        if (sblk->stat_IfInMBUFDiscards)
                BNX_PRINTF(sc, "0x%08X : IfInMBUFDiscards\n",
                    sblk->stat_IfInMBUFDiscards);

        if (sblk->stat_IfInRuleCheckerP4Hit)
                BNX_PRINTF(sc, "0x%08X : IfInRuleCheckerP4Hit\n",
                    sblk->stat_IfInRuleCheckerP4Hit);

        if (sblk->stat_CatchupInRuleCheckerDiscards)
                BNX_PRINTF(sc, "0x%08X : CatchupInRuleCheckerDiscards\n",
                    sblk->stat_CatchupInRuleCheckerDiscards);

        if (sblk->stat_CatchupInFTQDiscards)
                BNX_PRINTF(sc, "0x%08X : CatchupInFTQDiscards\n",
                    sblk->stat_CatchupInFTQDiscards);

        if (sblk->stat_CatchupInMBUFDiscards)
                BNX_PRINTF(sc, "0x%08X : CatchupInMBUFDiscards\n",
                    sblk->stat_CatchupInMBUFDiscards);

        if (sblk->stat_CatchupInRuleCheckerP4Hit)
                BNX_PRINTF(sc, "0x%08X : CatchupInRuleCheckerP4Hit\n",
                    sblk->stat_CatchupInRuleCheckerP4Hit);

        BNX_PRINTF(sc,
            "-----------------------------"
            "--------------"
            "-----------------------------\n");
}

void
bnx_dump_driver_state(struct bnx_softc *sc)
{
        BNX_PRINTF(sc,
            "-----------------------------"
            " Driver State "
            "-----------------------------\n");

        BNX_PRINTF(sc, "%p - (sc) driver softc structure virtual "
            "address\n", sc);

        BNX_PRINTF(sc, "%p - (sc->status_block) status block virtual address\n",
            sc->status_block);

        BNX_PRINTF(sc, "%p - (sc->stats_block) statistics block virtual "
            "address\n", sc->stats_block);

        BNX_PRINTF(sc, "%p - (sc->tx_bd_chain) tx_bd chain virtual "
            "address\n", sc->tx_bd_chain);

        BNX_PRINTF(sc, "%p - (sc->rx_bd_chain) rx_bd chain virtual address\n",
            sc->rx_bd_chain);

        BNX_PRINTF(sc, "%p - (sc->tx_mbuf_ptr) tx mbuf chain virtual address\n",
            sc->tx_mbuf_ptr);

        BNX_PRINTF(sc, "%p - (sc->rx_mbuf_ptr) rx mbuf chain virtual address\n",
            sc->rx_mbuf_ptr);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->interrupts_generated) h/w intrs\n",
            sc->interrupts_generated);
        
        BNX_PRINTF(sc,
            "         0x%08X - (sc->rx_interrupts) rx interrupts handled\n",
            sc->rx_interrupts);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->tx_interrupts) tx interrupts handled\n",
            sc->tx_interrupts);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->last_status_idx) status block index\n",
            sc->last_status_idx);

        BNX_PRINTF(sc, "         0x%08X - (sc->tx_prod) tx producer index\n",
            sc->tx_prod);

        BNX_PRINTF(sc, "         0x%08X - (sc->tx_cons) tx consumer index\n",
            sc->tx_cons);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->tx_prod_bseq) tx producer bseq index\n",
            sc->tx_prod_bseq);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->tx_mbuf_alloc) tx mbufs allocated\n",
            sc->tx_mbuf_alloc);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->used_tx_bd) used tx_bd's\n",
            sc->used_tx_bd);

        BNX_PRINTF(sc,
            "         0x%08X/%08X - (sc->tx_hi_watermark) tx hi watermark\n",
            sc->tx_hi_watermark, sc->max_tx_bd);

        BNX_PRINTF(sc, "         0x%08X - (sc->rx_prod) rx producer index\n",
            sc->rx_prod);

        BNX_PRINTF(sc, "         0x%08X - (sc->rx_cons) rx consumer index\n",
            sc->rx_cons);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->rx_prod_bseq) rx producer bseq index\n",
            sc->rx_prod_bseq);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->rx_mbuf_alloc) rx mbufs allocated\n",
            sc->rx_mbuf_alloc);

        BNX_PRINTF(sc,
            "0x%08X/%08X - (sc->rx_low_watermark) rx low watermark\n",
            sc->rx_low_watermark, sc->max_rx_bd);

        BNX_PRINTF(sc,
            "         0x%08X - (sc->mbuf_alloc_failed) "
            "mbuf alloc failures\n",
            sc->mbuf_alloc_failed);

        BNX_PRINTF(sc,
            "         0x%0X - (sc->mbuf_sim_allocated_failed) "
            "simulated mbuf alloc failures\n",
            sc->mbuf_sim_alloc_failed);

        BNX_PRINTF(sc, "-------------------------------------------"
            "-----------------------------\n");
}

void
bnx_dump_hw_state(struct bnx_softc *sc)
{
        u_int32_t               val1;
        int                     i;

        BNX_PRINTF(sc,
            "----------------------------"
            " Hardware State "
            "----------------------------\n");

        BNX_PRINTF(sc, "0x%08X : bootcode version\n", sc->bnx_fw_ver);

        val1 = REG_RD(sc, BNX_MISC_ENABLE_STATUS_BITS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) misc_enable_status_bits\n",
            val1, BNX_MISC_ENABLE_STATUS_BITS);

        val1 = REG_RD(sc, BNX_DMA_STATUS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) dma_status\n", val1, BNX_DMA_STATUS);

        val1 = REG_RD(sc, BNX_CTX_STATUS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) ctx_status\n", val1, BNX_CTX_STATUS);

        val1 = REG_RD(sc, BNX_EMAC_STATUS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) emac_status\n", val1,
            BNX_EMAC_STATUS);

        val1 = REG_RD(sc, BNX_RPM_STATUS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) rpm_status\n", val1, BNX_RPM_STATUS);

        val1 = REG_RD(sc, BNX_TBDR_STATUS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) tbdr_status\n", val1,
            BNX_TBDR_STATUS);

        val1 = REG_RD(sc, BNX_TDMA_STATUS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) tdma_status\n", val1,
            BNX_TDMA_STATUS);

        val1 = REG_RD(sc, BNX_HC_STATUS);
        BNX_PRINTF(sc, "0x%08X : (0x%04X) hc_status\n", val1, BNX_HC_STATUS);

        BNX_PRINTF(sc, 
            "----------------------------"
            "----------------"
            "----------------------------\n");

        BNX_PRINTF(sc, 
            "----------------------------"
            " Register  Dump "
            "----------------------------\n");

        for (i = 0x400; i < 0x8000; i += 0x10)
                BNX_PRINTF(sc, "0x%04X: 0x%08X 0x%08X 0x%08X 0x%08X\n",
                    i, REG_RD(sc, i), REG_RD(sc, i + 0x4),
                    REG_RD(sc, i + 0x8), REG_RD(sc, i + 0xC));

        BNX_PRINTF(sc, 
            "----------------------------"
            "----------------"
            "----------------------------\n");
}

void
bnx_breakpoint(struct bnx_softc *sc)
{
        /* Unreachable code to shut the compiler up about unused functions. */
        if (0) {
                bnx_dump_txbd(sc, 0, NULL);
                bnx_dump_rxbd(sc, 0, NULL);
                bnx_dump_tx_mbuf_chain(sc, 0, USABLE_TX_BD);
                bnx_dump_rx_mbuf_chain(sc, 0, sc->max_rx_bd);
                bnx_dump_l2fhdr(sc, 0, NULL);
                bnx_dump_tx_chain(sc, 0, USABLE_TX_BD);
                bnx_dump_rx_chain(sc, 0, sc->max_rx_bd);
                bnx_dump_status_block(sc);
                bnx_dump_stats_block(sc);
                bnx_dump_driver_state(sc);
                bnx_dump_hw_state(sc);
        }

        bnx_dump_driver_state(sc);
        /* Print the important status block fields. */
        bnx_dump_status_block(sc);

#if 0
        /* Call the debugger. */
        breakpoint();
#endif

        return;
}
#endif