root/drivers/gpu/drm/etnaviv/state_hi.xml.h
#ifndef STATE_HI_XML
#define STATE_HI_XML

/* Autogenerated file, DO NOT EDIT manually!

This file was generated by the rules-ng-ng headergen tool in this git repository:
http://0x04.net/cgit/index.cgi/rules-ng-ng
git clone git://0x04.net/rules-ng-ng

The rules-ng-ng source files this header was generated from are:
- state.xml     (  30729 bytes, from 2024-06-21 11:31:54)
- common.xml    (  35664 bytes, from 2023-12-13 09:33:18)
- common_3d.xml (  15069 bytes, from 2023-12-13 09:33:18)
- state_hi.xml  (  35909 bytes, from 2024-06-21 11:31:54)
- copyright.xml (   1597 bytes, from 2020-10-28 12:56:03)
- state_2d.xml  (  52271 bytes, from 2023-05-30 20:50:02)
- state_3d.xml  (  89626 bytes, from 2024-06-21 11:32:57)
- state_blt.xml (  14592 bytes, from 2023-12-13 09:33:18)
- state_vg.xml  (   5975 bytes, from 2020-10-28 12:56:03)

Copyright (C) 2012-2024 by the following authors:
- Wladimir J. van der Laan <laanwj@gmail.com>
- Christian Gmeiner <christian.gmeiner@gmail.com>
- Lucas Stach <l.stach@pengutronix.de>
- Russell King <rmk@arm.linux.org.uk>

Permission is hereby granted, free of charge, to any person obtaining a
copy of this software and associated documentation files (the "Software"),
to deal in the Software without restriction, including without limitation
the rights to use, copy, modify, merge, publish, distribute, sub license,
and/or sell copies of the Software, and to permit persons to whom the
Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice (including the
next paragraph) shall be included in all copies or substantial portions
of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
DEALINGS IN THE SOFTWARE.
*/


#define MMU_EXCEPTION_SLAVE_NOT_PRESENT                         0x00000001
#define MMU_EXCEPTION_PAGE_NOT_PRESENT                          0x00000002
#define MMU_EXCEPTION_WRITE_VIOLATION                           0x00000003
#define MMU_EXCEPTION_OUT_OF_BOUND                              0x00000004
#define MMU_EXCEPTION_READ_SECURITY_VIOLATION                   0x00000005
#define MMU_EXCEPTION_WRITE_SECURITY_VIOLATION                  0x00000006
#define VIVS_HI                                                 0x00000000

#define VIVS_HI_CLOCK_CONTROL                                   0x00000000
#define VIVS_HI_CLOCK_CONTROL_CLK3D_DIS                         0x00000001
#define VIVS_HI_CLOCK_CONTROL_CLK2D_DIS                         0x00000002
#define VIVS_HI_CLOCK_CONTROL_FSCALE_VAL__MASK                  0x000001fc
#define VIVS_HI_CLOCK_CONTROL_FSCALE_VAL__SHIFT                 2
#define VIVS_HI_CLOCK_CONTROL_FSCALE_VAL(x)                     (((x) << VIVS_HI_CLOCK_CONTROL_FSCALE_VAL__SHIFT) & VIVS_HI_CLOCK_CONTROL_FSCALE_VAL__MASK)
#define VIVS_HI_CLOCK_CONTROL_FSCALE_CMD_LOAD                   0x00000200
#define VIVS_HI_CLOCK_CONTROL_DISABLE_RAM_CLK_GATING            0x00000400
#define VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS           0x00000800
#define VIVS_HI_CLOCK_CONTROL_SOFT_RESET                        0x00001000
#define VIVS_HI_CLOCK_CONTROL_IDLE_3D                           0x00010000
#define VIVS_HI_CLOCK_CONTROL_IDLE_2D                           0x00020000
#define VIVS_HI_CLOCK_CONTROL_IDLE_VG                           0x00040000
#define VIVS_HI_CLOCK_CONTROL_ISOLATE_GPU                       0x00080000
#define VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE__MASK            0x00f00000
#define VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE__SHIFT           20
#define VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE(x)               (((x) << VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE__SHIFT) & VIVS_HI_CLOCK_CONTROL_DEBUG_PIXEL_PIPE__MASK)

#define VIVS_HI_IDLE_STATE                                      0x00000004
#define VIVS_HI_IDLE_STATE_FE                                   0x00000001
#define VIVS_HI_IDLE_STATE_DE                                   0x00000002
#define VIVS_HI_IDLE_STATE_PE                                   0x00000004
#define VIVS_HI_IDLE_STATE_SH                                   0x00000008
#define VIVS_HI_IDLE_STATE_PA                                   0x00000010
#define VIVS_HI_IDLE_STATE_SE                                   0x00000020
#define VIVS_HI_IDLE_STATE_RA                                   0x00000040
#define VIVS_HI_IDLE_STATE_TX                                   0x00000080
#define VIVS_HI_IDLE_STATE_VG                                   0x00000100
#define VIVS_HI_IDLE_STATE_IM                                   0x00000200
#define VIVS_HI_IDLE_STATE_FP                                   0x00000400
#define VIVS_HI_IDLE_STATE_TS                                   0x00000800
#define VIVS_HI_IDLE_STATE_BL                                   0x00001000
#define VIVS_HI_IDLE_STATE_ASYNCFE                              0x00002000
#define VIVS_HI_IDLE_STATE_MC                                   0x00004000
#define VIVS_HI_IDLE_STATE_PPA                                  0x00008000
#define VIVS_HI_IDLE_STATE_WD                                   0x00010000
#define VIVS_HI_IDLE_STATE_NN                                   0x00020000
#define VIVS_HI_IDLE_STATE_TP                                   0x00040000
#define VIVS_HI_IDLE_STATE_AXI_LP                               0x80000000

#define VIVS_HI_AXI_CONFIG                                      0x00000008
#define VIVS_HI_AXI_CONFIG_AWID__MASK                           0x0000000f
#define VIVS_HI_AXI_CONFIG_AWID__SHIFT                          0
#define VIVS_HI_AXI_CONFIG_AWID(x)                              (((x) << VIVS_HI_AXI_CONFIG_AWID__SHIFT) & VIVS_HI_AXI_CONFIG_AWID__MASK)
#define VIVS_HI_AXI_CONFIG_ARID__MASK                           0x000000f0
#define VIVS_HI_AXI_CONFIG_ARID__SHIFT                          4
#define VIVS_HI_AXI_CONFIG_ARID(x)                              (((x) << VIVS_HI_AXI_CONFIG_ARID__SHIFT) & VIVS_HI_AXI_CONFIG_ARID__MASK)
#define VIVS_HI_AXI_CONFIG_AWCACHE__MASK                        0x00000f00
#define VIVS_HI_AXI_CONFIG_AWCACHE__SHIFT                       8
#define VIVS_HI_AXI_CONFIG_AWCACHE(x)                           (((x) << VIVS_HI_AXI_CONFIG_AWCACHE__SHIFT) & VIVS_HI_AXI_CONFIG_AWCACHE__MASK)
#define VIVS_HI_AXI_CONFIG_ARCACHE__MASK                        0x0000f000
#define VIVS_HI_AXI_CONFIG_ARCACHE__SHIFT                       12
#define VIVS_HI_AXI_CONFIG_ARCACHE(x)                           (((x) << VIVS_HI_AXI_CONFIG_ARCACHE__SHIFT) & VIVS_HI_AXI_CONFIG_ARCACHE__MASK)

#define VIVS_HI_AXI_STATUS                                      0x0000000c
#define VIVS_HI_AXI_STATUS_WR_ERR_ID__MASK                      0x0000000f
#define VIVS_HI_AXI_STATUS_WR_ERR_ID__SHIFT                     0
#define VIVS_HI_AXI_STATUS_WR_ERR_ID(x)                         (((x) << VIVS_HI_AXI_STATUS_WR_ERR_ID__SHIFT) & VIVS_HI_AXI_STATUS_WR_ERR_ID__MASK)
#define VIVS_HI_AXI_STATUS_RD_ERR_ID__MASK                      0x000000f0
#define VIVS_HI_AXI_STATUS_RD_ERR_ID__SHIFT                     4
#define VIVS_HI_AXI_STATUS_RD_ERR_ID(x)                         (((x) << VIVS_HI_AXI_STATUS_RD_ERR_ID__SHIFT) & VIVS_HI_AXI_STATUS_RD_ERR_ID__MASK)
#define VIVS_HI_AXI_STATUS_DET_WR_ERR                           0x00000100
#define VIVS_HI_AXI_STATUS_DET_RD_ERR                           0x00000200

#define VIVS_HI_INTR_ACKNOWLEDGE                                0x00000010
#define VIVS_HI_INTR_ACKNOWLEDGE_INTR_VEC__MASK                 0x3fffffff
#define VIVS_HI_INTR_ACKNOWLEDGE_INTR_VEC__SHIFT                0
#define VIVS_HI_INTR_ACKNOWLEDGE_INTR_VEC(x)                    (((x) << VIVS_HI_INTR_ACKNOWLEDGE_INTR_VEC__SHIFT) & VIVS_HI_INTR_ACKNOWLEDGE_INTR_VEC__MASK)
#define VIVS_HI_INTR_ACKNOWLEDGE_MMU_EXCEPTION                  0x40000000
#define VIVS_HI_INTR_ACKNOWLEDGE_AXI_BUS_ERROR                  0x80000000

#define VIVS_HI_INTR_ENBL                                       0x00000014
#define VIVS_HI_INTR_ENBL_INTR_ENBL_VEC__MASK                   0xffffffff
#define VIVS_HI_INTR_ENBL_INTR_ENBL_VEC__SHIFT                  0
#define VIVS_HI_INTR_ENBL_INTR_ENBL_VEC(x)                      (((x) << VIVS_HI_INTR_ENBL_INTR_ENBL_VEC__SHIFT) & VIVS_HI_INTR_ENBL_INTR_ENBL_VEC__MASK)

#define VIVS_HI_CHIP_IDENTITY                                   0x00000018
#define VIVS_HI_CHIP_IDENTITY_FAMILY__MASK                      0xff000000
#define VIVS_HI_CHIP_IDENTITY_FAMILY__SHIFT                     24
#define VIVS_HI_CHIP_IDENTITY_FAMILY(x)                         (((x) << VIVS_HI_CHIP_IDENTITY_FAMILY__SHIFT) & VIVS_HI_CHIP_IDENTITY_FAMILY__MASK)
#define VIVS_HI_CHIP_IDENTITY_PRODUCT__MASK                     0x00ff0000
#define VIVS_HI_CHIP_IDENTITY_PRODUCT__SHIFT                    16
#define VIVS_HI_CHIP_IDENTITY_PRODUCT(x)                        (((x) << VIVS_HI_CHIP_IDENTITY_PRODUCT__SHIFT) & VIVS_HI_CHIP_IDENTITY_PRODUCT__MASK)
#define VIVS_HI_CHIP_IDENTITY_REVISION__MASK                    0x0000f000
#define VIVS_HI_CHIP_IDENTITY_REVISION__SHIFT                   12
#define VIVS_HI_CHIP_IDENTITY_REVISION(x)                       (((x) << VIVS_HI_CHIP_IDENTITY_REVISION__SHIFT) & VIVS_HI_CHIP_IDENTITY_REVISION__MASK)

#define VIVS_HI_CHIP_FEATURE                                    0x0000001c

#define VIVS_HI_CHIP_MODEL                                      0x00000020

#define VIVS_HI_CHIP_REV                                        0x00000024

#define VIVS_HI_CHIP_DATE                                       0x00000028

#define VIVS_HI_CHIP_TIME                                       0x0000002c

#define VIVS_HI_CHIP_CUSTOMER_ID                                0x00000030

#define VIVS_HI_CHIP_MINOR_FEATURE_0                            0x00000034

#define VIVS_HI_CACHE_CONTROL                                   0x00000038

#define VIVS_HI_MEMORY_COUNTER_RESET                            0x0000003c

#define VIVS_HI_PROFILE_READ_BYTES8                             0x00000040

#define VIVS_HI_PROFILE_WRITE_BYTES8                            0x00000044

#define VIVS_HI_CHIP_SPECS                                      0x00000048
#define VIVS_HI_CHIP_SPECS_STREAM_COUNT__MASK                   0x0000000f
#define VIVS_HI_CHIP_SPECS_STREAM_COUNT__SHIFT                  0
#define VIVS_HI_CHIP_SPECS_STREAM_COUNT(x)                      (((x) << VIVS_HI_CHIP_SPECS_STREAM_COUNT__SHIFT) & VIVS_HI_CHIP_SPECS_STREAM_COUNT__MASK)
#define VIVS_HI_CHIP_SPECS_REGISTER_MAX__MASK                   0x000000f0
#define VIVS_HI_CHIP_SPECS_REGISTER_MAX__SHIFT                  4
#define VIVS_HI_CHIP_SPECS_REGISTER_MAX(x)                      (((x) << VIVS_HI_CHIP_SPECS_REGISTER_MAX__SHIFT) & VIVS_HI_CHIP_SPECS_REGISTER_MAX__MASK)
#define VIVS_HI_CHIP_SPECS_THREAD_COUNT__MASK                   0x00000f00
#define VIVS_HI_CHIP_SPECS_THREAD_COUNT__SHIFT                  8
#define VIVS_HI_CHIP_SPECS_THREAD_COUNT(x)                      (((x) << VIVS_HI_CHIP_SPECS_THREAD_COUNT__SHIFT) & VIVS_HI_CHIP_SPECS_THREAD_COUNT__MASK)
#define VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE__MASK              0x0001f000
#define VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE__SHIFT             12
#define VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE(x)                 (((x) << VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE__SHIFT) & VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE__MASK)
#define VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT__MASK              0x01f00000
#define VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT__SHIFT             20
#define VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT(x)                 (((x) << VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT__SHIFT) & VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT__MASK)
#define VIVS_HI_CHIP_SPECS_PIXEL_PIPES__MASK                    0x0e000000
#define VIVS_HI_CHIP_SPECS_PIXEL_PIPES__SHIFT                   25
#define VIVS_HI_CHIP_SPECS_PIXEL_PIPES(x)                       (((x) << VIVS_HI_CHIP_SPECS_PIXEL_PIPES__SHIFT) & VIVS_HI_CHIP_SPECS_PIXEL_PIPES__MASK)
#define VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE__MASK      0xf0000000
#define VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE__SHIFT     28
#define VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE(x)         (((x) << VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE__SHIFT) & VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE__MASK)

#define VIVS_HI_PROFILE_WRITE_BURSTS                            0x0000004c

#define VIVS_HI_PROFILE_WRITE_REQUESTS                          0x00000050

#define VIVS_HI_PROFILE_READ_BURSTS                             0x00000058

#define VIVS_HI_PROFILE_READ_REQUESTS                           0x0000005c

#define VIVS_HI_PROFILE_READ_LASTS                              0x00000060

#define VIVS_HI_GP_OUT0                                         0x00000064

#define VIVS_HI_GP_OUT1                                         0x00000068

#define VIVS_HI_GP_OUT2                                         0x0000006c

#define VIVS_HI_AXI_CONTROL                                     0x00000070
#define VIVS_HI_AXI_CONTROL_WR_FULL_BURST_MODE                  0x00000001

#define VIVS_HI_CHIP_MINOR_FEATURE_1                            0x00000074

#define VIVS_HI_PROFILE_TOTAL_CYCLES                            0x00000078

#define VIVS_HI_PROFILE_IDLE_CYCLES                             0x0000007c

#define VIVS_HI_CHIP_SPECS_2                                    0x00000080
#define VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE__MASK                  0x000000ff
#define VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE__SHIFT                 0
#define VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE(x)                     (((x) << VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE__SHIFT) & VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE__MASK)
#define VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT__MASK            0x0000ff00
#define VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT__SHIFT           8
#define VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT(x)               (((x) << VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT__SHIFT) & VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT__MASK)
#define VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS__MASK                0xffff0000
#define VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS__SHIFT               16
#define VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS(x)                   (((x) << VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS__SHIFT) & VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS__MASK)

#define VIVS_HI_CHIP_MINOR_FEATURE_2                            0x00000084

#define VIVS_HI_CHIP_MINOR_FEATURE_3                            0x00000088

#define VIVS_HI_CHIP_SPECS_3                                    0x0000008c
#define VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT__MASK               0x000001f0
#define VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT__SHIFT              4
#define VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT(x)                  (((x) << VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT__SHIFT) & VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT__MASK)
#define VIVS_HI_CHIP_SPECS_3_GPU_CORE_COUNT__MASK               0x00000007
#define VIVS_HI_CHIP_SPECS_3_GPU_CORE_COUNT__SHIFT              0
#define VIVS_HI_CHIP_SPECS_3_GPU_CORE_COUNT(x)                  (((x) << VIVS_HI_CHIP_SPECS_3_GPU_CORE_COUNT__SHIFT) & VIVS_HI_CHIP_SPECS_3_GPU_CORE_COUNT__MASK)

#define VIVS_HI_COMPRESSION_FLAGS                               0x00000090
#define VIVS_HI_COMPRESSION_FLAGS_DEC300                        0x00000040

#define VIVS_HI_CHIP_MINOR_FEATURE_4                            0x00000094

#define VIVS_HI_CHIP_SPECS_4                                    0x0000009c
#define VIVS_HI_CHIP_SPECS_4_STREAM_COUNT__MASK                 0x0001f000
#define VIVS_HI_CHIP_SPECS_4_STREAM_COUNT__SHIFT                12
#define VIVS_HI_CHIP_SPECS_4_STREAM_COUNT(x)                    (((x) << VIVS_HI_CHIP_SPECS_4_STREAM_COUNT__SHIFT) & VIVS_HI_CHIP_SPECS_4_STREAM_COUNT__MASK)

#define VIVS_HI_CHIP_MINOR_FEATURE_5                            0x000000a0

#define VIVS_HI_CHIP_PRODUCT_ID                                 0x000000a8

#define VIVS_HI_BLT_INTR                                        0x000000d4

#define VIVS_HI_CHIP_ECO_ID                                     0x000000e8

#define VIVS_HI_AUXBIT                                          0x000000ec

#define VIVS_PM                                                 0x00000000

#define VIVS_PM_POWER_CONTROLS                                  0x00000100
#define VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING       0x00000001
#define VIVS_PM_POWER_CONTROLS_DISABLE_STALL_MODULE_CLOCK_GATING        0x00000002
#define VIVS_PM_POWER_CONTROLS_DISABLE_STARVE_MODULE_CLOCK_GATING       0x00000004
#define VIVS_PM_POWER_CONTROLS_TURN_ON_COUNTER__MASK            0x000000f0
#define VIVS_PM_POWER_CONTROLS_TURN_ON_COUNTER__SHIFT           4
#define VIVS_PM_POWER_CONTROLS_TURN_ON_COUNTER(x)               (((x) << VIVS_PM_POWER_CONTROLS_TURN_ON_COUNTER__SHIFT) & VIVS_PM_POWER_CONTROLS_TURN_ON_COUNTER__MASK)
#define VIVS_PM_POWER_CONTROLS_TURN_OFF_COUNTER__MASK           0xffff0000
#define VIVS_PM_POWER_CONTROLS_TURN_OFF_COUNTER__SHIFT          16
#define VIVS_PM_POWER_CONTROLS_TURN_OFF_COUNTER(x)              (((x) << VIVS_PM_POWER_CONTROLS_TURN_OFF_COUNTER__SHIFT) & VIVS_PM_POWER_CONTROLS_TURN_OFF_COUNTER__MASK)

#define VIVS_PM_MODULE_CONTROLS                                 0x00000104
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_FE  0x00000001
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_DE  0x00000002
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PE  0x00000004
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_SH  0x00000008
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PA  0x00000010
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_SE  0x00000020
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA  0x00000040
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_TX  0x00000080
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_SH_EU       0x00000400
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_EZ       0x00010000
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_HZ       0x00020000
#define VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_NN  0x00400000

#define VIVS_PM_MODULE_STATUS                                   0x00000108
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_FE             0x00000001
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_DE             0x00000002
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_PE             0x00000004
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_SH             0x00000008
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_PA             0x00000010
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_SE             0x00000020
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_RA             0x00000040
#define VIVS_PM_MODULE_STATUS_MODULE_CLOCK_GATED_TX             0x00000080

#define VIVS_PM_PULSE_EATER                                     0x0000010c
#define VIVS_PM_PULSE_EATER_DISABLE                             0x00000001
#define VIVS_PM_PULSE_EATER_DVFS_PERIOD__MASK                   0x0000ff00
#define VIVS_PM_PULSE_EATER_DVFS_PERIOD__SHIFT                  8
#define VIVS_PM_PULSE_EATER_DVFS_PERIOD(x)                      (((x) << VIVS_PM_PULSE_EATER_DVFS_PERIOD__SHIFT) & VIVS_PM_PULSE_EATER_DVFS_PERIOD__MASK)
#define VIVS_PM_PULSE_EATER_UNK16                               0x00010000
#define VIVS_PM_PULSE_EATER_UNK17                               0x00020000
#define VIVS_PM_PULSE_EATER_INTERNAL_DFS                        0x00040000
#define VIVS_PM_PULSE_EATER_UNK19                               0x00080000
#define VIVS_PM_PULSE_EATER_UNK20                               0x00100000
#define VIVS_PM_PULSE_EATER_UNK22                               0x00400000
#define VIVS_PM_PULSE_EATER_UNK23                               0x00800000

#define VIVS_MMUv2                                              0x00000000

#define VIVS_MMUv2_SAFE_ADDRESS                                 0x00000180

#define VIVS_MMUv2_CONFIGURATION                                0x00000184
#define VIVS_MMUv2_CONFIGURATION_MODE__MASK                     0x00000001
#define VIVS_MMUv2_CONFIGURATION_MODE__SHIFT                    0
#define VIVS_MMUv2_CONFIGURATION_MODE_MODE4_K                   0x00000000
#define VIVS_MMUv2_CONFIGURATION_MODE_MODE1_K                   0x00000001
#define VIVS_MMUv2_CONFIGURATION_MODE_MASK                      0x00000008
#define VIVS_MMUv2_CONFIGURATION_FLUSH__MASK                    0x00000010
#define VIVS_MMUv2_CONFIGURATION_FLUSH__SHIFT                   4
#define VIVS_MMUv2_CONFIGURATION_FLUSH_FLUSH                    0x00000010
#define VIVS_MMUv2_CONFIGURATION_FLUSH_MASK                     0x00000080
#define VIVS_MMUv2_CONFIGURATION_ADDRESS_MASK                   0x00000100
#define VIVS_MMUv2_CONFIGURATION_ADDRESS__MASK                  0xfffffc00
#define VIVS_MMUv2_CONFIGURATION_ADDRESS__SHIFT                 10
#define VIVS_MMUv2_CONFIGURATION_ADDRESS(x)                     (((x) << VIVS_MMUv2_CONFIGURATION_ADDRESS__SHIFT) & VIVS_MMUv2_CONFIGURATION_ADDRESS__MASK)

#define VIVS_MMUv2_STATUS                                       0x00000188
#define VIVS_MMUv2_STATUS_EXCEPTION0__MASK                      0x0000000f
#define VIVS_MMUv2_STATUS_EXCEPTION0__SHIFT                     0
#define VIVS_MMUv2_STATUS_EXCEPTION0(x)                         (((x) << VIVS_MMUv2_STATUS_EXCEPTION0__SHIFT) & VIVS_MMUv2_STATUS_EXCEPTION0__MASK)
#define VIVS_MMUv2_STATUS_EXCEPTION1__MASK                      0x000000f0
#define VIVS_MMUv2_STATUS_EXCEPTION1__SHIFT                     4
#define VIVS_MMUv2_STATUS_EXCEPTION1(x)                         (((x) << VIVS_MMUv2_STATUS_EXCEPTION1__SHIFT) & VIVS_MMUv2_STATUS_EXCEPTION1__MASK)
#define VIVS_MMUv2_STATUS_EXCEPTION2__MASK                      0x00000f00
#define VIVS_MMUv2_STATUS_EXCEPTION2__SHIFT                     8
#define VIVS_MMUv2_STATUS_EXCEPTION2(x)                         (((x) << VIVS_MMUv2_STATUS_EXCEPTION2__SHIFT) & VIVS_MMUv2_STATUS_EXCEPTION2__MASK)
#define VIVS_MMUv2_STATUS_EXCEPTION3__MASK                      0x0000f000
#define VIVS_MMUv2_STATUS_EXCEPTION3__SHIFT                     12
#define VIVS_MMUv2_STATUS_EXCEPTION3(x)                         (((x) << VIVS_MMUv2_STATUS_EXCEPTION3__SHIFT) & VIVS_MMUv2_STATUS_EXCEPTION3__MASK)

#define VIVS_MMUv2_CONTROL                                      0x0000018c
#define VIVS_MMUv2_CONTROL_ENABLE                               0x00000001

#define VIVS_MMUv2_EXCEPTION_ADDR(i0)                          (0x00000190 + 0x4*(i0))
#define VIVS_MMUv2_EXCEPTION_ADDR__ESIZE                        0x00000004
#define VIVS_MMUv2_EXCEPTION_ADDR__LEN                          0x00000004

#define VIVS_MMUv2_PROFILE_BLT_READ                             0x000001a4

#define VIVS_MMUv2_PTA_CONFIG                                   0x000001ac
#define VIVS_MMUv2_PTA_CONFIG_INDEX__MASK                       0x0000ffff
#define VIVS_MMUv2_PTA_CONFIG_INDEX__SHIFT                      0
#define VIVS_MMUv2_PTA_CONFIG_INDEX(x)                          (((x) << VIVS_MMUv2_PTA_CONFIG_INDEX__SHIFT) & VIVS_MMUv2_PTA_CONFIG_INDEX__MASK)
#define VIVS_MMUv2_PTA_CONFIG_UNK16                             0x00010000

#define VIVS_MMUv2_AXI_POLICY(i0)                              (0x000001c0 + 0x4*(i0))
#define VIVS_MMUv2_AXI_POLICY__ESIZE                            0x00000004
#define VIVS_MMUv2_AXI_POLICY__LEN                              0x00000008

#define VIVS_MMUv2_SEC_EXCEPTION_ADDR                           0x00000380

#define VIVS_MMUv2_SEC_STATUS                                   0x00000384
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION0__MASK                  0x00000003
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION0__SHIFT                 0
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION0(x)                     (((x) << VIVS_MMUv2_SEC_STATUS_EXCEPTION0__SHIFT) & VIVS_MMUv2_SEC_STATUS_EXCEPTION0__MASK)
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION1__MASK                  0x00000030
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION1__SHIFT                 4
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION1(x)                     (((x) << VIVS_MMUv2_SEC_STATUS_EXCEPTION1__SHIFT) & VIVS_MMUv2_SEC_STATUS_EXCEPTION1__MASK)
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION2__MASK                  0x00000300
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION2__SHIFT                 8
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION2(x)                     (((x) << VIVS_MMUv2_SEC_STATUS_EXCEPTION2__SHIFT) & VIVS_MMUv2_SEC_STATUS_EXCEPTION2__MASK)
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION3__MASK                  0x00003000
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION3__SHIFT                 12
#define VIVS_MMUv2_SEC_STATUS_EXCEPTION3(x)                     (((x) << VIVS_MMUv2_SEC_STATUS_EXCEPTION3__SHIFT) & VIVS_MMUv2_SEC_STATUS_EXCEPTION3__MASK)

#define VIVS_MMUv2_SEC_CONTROL                                  0x00000388
#define VIVS_MMUv2_SEC_CONTROL_ENABLE                           0x00000001

#define VIVS_MMUv2_PTA_ADDRESS_LOW                              0x0000038c

#define VIVS_MMUv2_PTA_ADDRESS_HIGH                             0x00000390

#define VIVS_MMUv2_PTA_CONTROL                                  0x00000394
#define VIVS_MMUv2_PTA_CONTROL_ENABLE                           0x00000001

#define VIVS_MMUv2_NONSEC_SAFE_ADDR_LOW                         0x00000398

#define VIVS_MMUv2_SEC_SAFE_ADDR_LOW                            0x0000039c

#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG                          0x000003a0
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_NON_SEC_SAFE_ADDR_HIGH__MASK     0x000000ff
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_NON_SEC_SAFE_ADDR_HIGH__SHIFT    0
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_NON_SEC_SAFE_ADDR_HIGH(x)        (((x) << VIVS_MMUv2_SAFE_ADDRESS_CONFIG_NON_SEC_SAFE_ADDR_HIGH__SHIFT) & VIVS_MMUv2_SAFE_ADDRESS_CONFIG_NON_SEC_SAFE_ADDR_HIGH__MASK)
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_UNK15                    0x00008000
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_SEC_SAFE_ADDR_HIGH__MASK 0x00ff0000
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_SEC_SAFE_ADDR_HIGH__SHIFT        16
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_SEC_SAFE_ADDR_HIGH(x)    (((x) << VIVS_MMUv2_SAFE_ADDRESS_CONFIG_SEC_SAFE_ADDR_HIGH__SHIFT) & VIVS_MMUv2_SAFE_ADDRESS_CONFIG_SEC_SAFE_ADDR_HIGH__MASK)
#define VIVS_MMUv2_SAFE_ADDRESS_CONFIG_UNK31                    0x80000000

#define VIVS_MMUv2_SEC_COMMAND_CONTROL                          0x000003a4
#define VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH__MASK           0x0000ffff
#define VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH__SHIFT          0
#define VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH(x)              (((x) << VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH__SHIFT) & VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH__MASK)
#define VIVS_MMUv2_SEC_COMMAND_CONTROL_ENABLE                   0x00010000

#define VIVS_MMUv2_AHB_CONTROL                                  0x000003a8
#define VIVS_MMUv2_AHB_CONTROL_RESET                            0x00000001
#define VIVS_MMUv2_AHB_CONTROL_NONSEC_ACCESS                    0x00000002

#define VIVS_MC                                                 0x00000000

#define VIVS_MC_MMU_FE_PAGE_TABLE                               0x00000400

#define VIVS_MC_MMU_TX_PAGE_TABLE                               0x00000404

#define VIVS_MC_MMU_PE_PAGE_TABLE                               0x00000408

#define VIVS_MC_MMU_PEZ_PAGE_TABLE                              0x0000040c

#define VIVS_MC_MMU_RA_PAGE_TABLE                               0x00000410

#define VIVS_MC_DEBUG_MEMORY                                    0x00000414
#define VIVS_MC_DEBUG_MEMORY_SPECIAL_PATCH_GC320                0x00000008
#define VIVS_MC_DEBUG_MEMORY_FAST_CLEAR_BYPASS                  0x00100000
#define VIVS_MC_DEBUG_MEMORY_COMPRESSION_BYPASS                 0x00200000

#define VIVS_MC_MEMORY_BASE_ADDR_RA                             0x00000418

#define VIVS_MC_MEMORY_BASE_ADDR_FE                             0x0000041c

#define VIVS_MC_MEMORY_BASE_ADDR_TX                             0x00000420

#define VIVS_MC_MEMORY_BASE_ADDR_PEZ                            0x00000424

#define VIVS_MC_MEMORY_BASE_ADDR_PE                             0x00000428

#define VIVS_MC_MEMORY_TIMING_CONTROL                           0x0000042c

#define VIVS_MC_MEMORY_FLUSH                                    0x00000430

#define VIVS_MC_PROFILE_CYCLE_COUNTER                           0x00000438

#define VIVS_MC_DEBUG_READ0                                     0x0000043c

#define VIVS_MC_DEBUG_READ1                                     0x00000440

#define VIVS_MC_DEBUG_WRITE                                     0x00000444

#define VIVS_MC_PROFILE_RA_READ                                 0x00000448

#define VIVS_MC_PROFILE_TX_READ                                 0x0000044c

#define VIVS_MC_PROFILE_FE_READ                                 0x00000450

#define VIVS_MC_PROFILE_PE_READ                                 0x00000454

#define VIVS_MC_PROFILE_DE_READ                                 0x00000458

#define VIVS_MC_PROFILE_SH_READ                                 0x0000045c

#define VIVS_MC_PROFILE_PA_READ                                 0x00000460

#define VIVS_MC_PROFILE_SE_READ                                 0x00000464

#define VIVS_MC_PROFILE_MC_READ                                 0x00000468

#define VIVS_MC_PROFILE_HI_READ                                 0x0000046c

#define VIVS_MC_PROFILE_CONFIG0                                 0x00000470
#define VIVS_MC_PROFILE_CONFIG0_FE__MASK                        0x000000ff
#define VIVS_MC_PROFILE_CONFIG0_FE__SHIFT                       0
#define VIVS_MC_PROFILE_CONFIG0_FE_CURRENT_PRIM                 0x00000009
#define VIVS_MC_PROFILE_CONFIG0_FE_DRAW_COUNT                   0x0000000a
#define VIVS_MC_PROFILE_CONFIG0_FE_OUT_VERTEX_COUNT             0x0000000b
#define VIVS_MC_PROFILE_CONFIG0_FE_CACHE_MISS_COUNT             0x0000000c
#define VIVS_MC_PROFILE_CONFIG0_FE_RESET                        0x0000000f
#define VIVS_MC_PROFILE_CONFIG0_FE_CACHE_LK_COUNT               0x00000010
#define VIVS_MC_PROFILE_CONFIG0_FE_STALL_COUNT                  0x00000011
#define VIVS_MC_PROFILE_CONFIG0_FE_PROCESS_COUNT                0x00000012
#define VIVS_MC_PROFILE_CONFIG0_DE__MASK                        0x0000ff00
#define VIVS_MC_PROFILE_CONFIG0_DE__SHIFT                       8
#define VIVS_MC_PROFILE_CONFIG0_DE_RESET                        0x00000f00
#define VIVS_MC_PROFILE_CONFIG0_PE__MASK                        0x00ff0000
#define VIVS_MC_PROFILE_CONFIG0_PE__SHIFT                       16
#define VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_KILLED_BY_COLOR_PIPE     0x00000000
#define VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_KILLED_BY_DEPTH_PIPE     0x00010000
#define VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_DRAWN_BY_COLOR_PIPE      0x00020000
#define VIVS_MC_PROFILE_CONFIG0_PE_PIXEL_COUNT_DRAWN_BY_DEPTH_PIPE      0x00030000
#define VIVS_MC_PROFILE_CONFIG0_PE_PIXELS_RENDERED_2D           0x000b0000
#define VIVS_MC_PROFILE_CONFIG0_PE_RESET                        0x000f0000
#define VIVS_MC_PROFILE_CONFIG0_SH__MASK                        0xff000000
#define VIVS_MC_PROFILE_CONFIG0_SH__SHIFT                       24
#define VIVS_MC_PROFILE_CONFIG0_SH_SHADER_CYCLES                0x04000000
#define VIVS_MC_PROFILE_CONFIG0_SH_PS_INST_COUNTER              0x07000000
#define VIVS_MC_PROFILE_CONFIG0_SH_RENDERED_PIXEL_COUNTER       0x08000000
#define VIVS_MC_PROFILE_CONFIG0_SH_VS_INST_COUNTER              0x09000000
#define VIVS_MC_PROFILE_CONFIG0_SH_RENDERED_VERTICE_COUNTER     0x0a000000
#define VIVS_MC_PROFILE_CONFIG0_SH_VTX_BRANCH_INST_COUNTER      0x0b000000
#define VIVS_MC_PROFILE_CONFIG0_SH_VTX_TEXLD_INST_COUNTER       0x0c000000
#define VIVS_MC_PROFILE_CONFIG0_SH_PXL_BRANCH_INST_COUNTER      0x0d000000
#define VIVS_MC_PROFILE_CONFIG0_SH_PXL_TEXLD_INST_COUNTER       0x0e000000
#define VIVS_MC_PROFILE_CONFIG0_SH_RESET                        0x0f000000

#define VIVS_MC_PROFILE_CONFIG1                                 0x00000474
#define VIVS_MC_PROFILE_CONFIG1_PA__MASK                        0x000000ff
#define VIVS_MC_PROFILE_CONFIG1_PA__SHIFT                       0
#define VIVS_MC_PROFILE_CONFIG1_PA_INPUT_VTX_COUNTER            0x00000003
#define VIVS_MC_PROFILE_CONFIG1_PA_INPUT_PRIM_COUNTER           0x00000004
#define VIVS_MC_PROFILE_CONFIG1_PA_OUTPUT_PRIM_COUNTER          0x00000005
#define VIVS_MC_PROFILE_CONFIG1_PA_DEPTH_CLIPPED_COUNTER        0x00000006
#define VIVS_MC_PROFILE_CONFIG1_PA_TRIVIAL_REJECTED_COUNTER     0x00000007
#define VIVS_MC_PROFILE_CONFIG1_PA_CULLED_COUNTER               0x00000008
#define VIVS_MC_PROFILE_CONFIG1_PA_DROPED_PRIM_COUNTER          0x00000009
#define VIVS_MC_PROFILE_CONFIG1_PA_FRUSTUM_CLIPPED_PRIM_COUNTER 0x0000000a
#define VIVS_MC_PROFILE_CONFIG1_PA_RESET                        0x0000000f
#define VIVS_MC_PROFILE_CONFIG1_SE__MASK                        0x0000ff00
#define VIVS_MC_PROFILE_CONFIG1_SE__SHIFT                       8
#define VIVS_MC_PROFILE_CONFIG1_SE_CULLED_TRIANGLE_COUNT        0x00000000
#define VIVS_MC_PROFILE_CONFIG1_SE_CULLED_LINES_COUNT           0x00000100
#define VIVS_MC_PROFILE_CONFIG1_SE_TRIVIAL_REJECTED_LINE_COUNT  0x00000400
#define VIVS_MC_PROFILE_CONFIG1_SE_RESET                        0x00000f00
#define VIVS_MC_PROFILE_CONFIG1_RA__MASK                        0x00ff0000
#define VIVS_MC_PROFILE_CONFIG1_RA__SHIFT                       16
#define VIVS_MC_PROFILE_CONFIG1_RA_VALID_PIXEL_COUNT            0x00000000
#define VIVS_MC_PROFILE_CONFIG1_RA_TOTAL_QUAD_COUNT             0x00010000
#define VIVS_MC_PROFILE_CONFIG1_RA_VALID_QUAD_COUNT_AFTER_EARLY_Z       0x00020000
#define VIVS_MC_PROFILE_CONFIG1_RA_TOTAL_PRIMITIVE_COUNT        0x00030000
#define VIVS_MC_PROFILE_CONFIG1_RA_PIPE_CACHE_MISS_COUNTER      0x00090000
#define VIVS_MC_PROFILE_CONFIG1_RA_PREFETCH_CACHE_MISS_COUNTER  0x000a0000
#define VIVS_MC_PROFILE_CONFIG1_RA_CULLED_QUAD_COUNT            0x000b0000
#define VIVS_MC_PROFILE_CONFIG1_RA_RESET                        0x000f0000
#define VIVS_MC_PROFILE_CONFIG1_RA_PIPE_HZ_CACHE_MISS_COUNTER   0x00110000
#define VIVS_MC_PROFILE_CONFIG1_RA_PREFETCH_HZ_CACHE_MISS_COUNTER       0x00120000
#define VIVS_MC_PROFILE_CONFIG1_TX__MASK                        0xff000000
#define VIVS_MC_PROFILE_CONFIG1_TX__SHIFT                       24
#define VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_BILINEAR_REQUESTS      0x00000000
#define VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_TRILINEAR_REQUESTS     0x01000000
#define VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_DISCARDED_TEXTURE_REQUESTS     0x02000000
#define VIVS_MC_PROFILE_CONFIG1_TX_TOTAL_TEXTURE_REQUESTS       0x03000000
#define VIVS_MC_PROFILE_CONFIG1_TX_UNKNOWN                      0x04000000
#define VIVS_MC_PROFILE_CONFIG1_TX_MEM_READ_COUNT               0x05000000
#define VIVS_MC_PROFILE_CONFIG1_TX_MEM_READ_IN_8B_COUNT         0x06000000
#define VIVS_MC_PROFILE_CONFIG1_TX_CACHE_MISS_COUNT             0x07000000
#define VIVS_MC_PROFILE_CONFIG1_TX_CACHE_HIT_TEXEL_COUNT        0x08000000
#define VIVS_MC_PROFILE_CONFIG1_TX_CACHE_MISS_TEXEL_COUNT       0x09000000
#define VIVS_MC_PROFILE_CONFIG1_TX_RESET                        0x0f000000

#define VIVS_MC_PROFILE_CONFIG2                                 0x00000478
#define VIVS_MC_PROFILE_CONFIG2_MC__MASK                        0x000000ff
#define VIVS_MC_PROFILE_CONFIG2_MC__SHIFT                       0
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_8B_FROM_PIPELINE      0x00000001
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_8B_FROM_IP    0x00000002
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_WRITE_REQ_8B_FROM_PIPELINE     0x00000003
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_SENTOUT_FROM_COLORPIPE        0x00000004
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_WRITE_REQ_FROM_COLORPIPE       0x00000005
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_8B_FROM_DEPTHPIPE     0x00000007
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_8B_SENTOUT_FROM_DEPTHPIPE     0x00000008
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_WRITE_REQ_8B_FROM_DEPTHPIPE    0x00000009
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_SENTOUT_FROM_DEPTHPIPE        0x0000000a
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_WRITE_REQ_FROM_DEPTHPIPE       0x0000000b
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_8B_FROM_OTHERS        0x0000000c
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_WRITE_REQ_8B_FROM_OTHERS       0x0000000d
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_READ_REQ_FROM_OTHERS   0x0000000e
#define VIVS_MC_PROFILE_CONFIG2_MC_TOTAL_WRITE_REQ_FROM_OTHERS  0x0000000f
#define VIVS_MC_PROFILE_CONFIG2_MC_FE_READ_BANDWIDTH            0x00000015
#define VIVS_MC_PROFILE_CONFIG2_MC_MMU_READ_BANDWIDTH           0x00000016
#define VIVS_MC_PROFILE_CONFIG2_MC_BLT_READ_BANDWIDTH           0x00000017
#define VIVS_MC_PROFILE_CONFIG2_MC_SH0_READ_BANDWIDTH           0x00000018
#define VIVS_MC_PROFILE_CONFIG2_MC_SH1_READ_BANDWIDTH           0x00000019
#define VIVS_MC_PROFILE_CONFIG2_MC_PE_WRITE_BANDWIDTH           0x0000001a
#define VIVS_MC_PROFILE_CONFIG2_MC_BLT_WRITE_BANDWIDTH          0x0000001b
#define VIVS_MC_PROFILE_CONFIG2_MC_SH0_WRITE_BANDWIDTH          0x0000001c
#define VIVS_MC_PROFILE_CONFIG2_MC_SH1_WRITE_BANDWIDTH          0x0000001d
#define VIVS_MC_PROFILE_CONFIG2_HI__MASK                        0x0000ff00
#define VIVS_MC_PROFILE_CONFIG2_HI__SHIFT                       8
#define VIVS_MC_PROFILE_CONFIG2_HI_AXI_CYCLES_READ_REQUEST_STALLED      0x00000000
#define VIVS_MC_PROFILE_CONFIG2_HI_AXI_CYCLES_WRITE_REQUEST_STALLED     0x00000100
#define VIVS_MC_PROFILE_CONFIG2_HI_AXI_CYCLES_WRITE_DATA_STALLED        0x00000200
#define VIVS_MC_PROFILE_CONFIG2_HI_RESET                        0x00000f00
#define VIVS_MC_PROFILE_CONFIG2_L2__MASK                        0x00ff0000
#define VIVS_MC_PROFILE_CONFIG2_L2__SHIFT                       16
#define VIVS_MC_PROFILE_CONFIG2_L2_TOTAL_AXI0_READ_REQUEST_COUNT        0x00000000
#define VIVS_MC_PROFILE_CONFIG2_L2_TOTAL_AXI0_WRITE_REQUEST_COUNT       0x00040000
#define VIVS_MC_PROFILE_CONFIG2_L2_TOTAL_AXI1_WRITE_REQUEST_COUNT       0x00050000
#define VIVS_MC_PROFILE_CONFIG2_L2_TOTAL_READ_TRANSACTIONS_REQUEST_BY_AXI0      0x00080000
#define VIVS_MC_PROFILE_CONFIG2_L2_TOTAL_READ_TRANSACTIONS_REQUEST_BY_AXI1      0x00090000
#define VIVS_MC_PROFILE_CONFIG2_L2_TOTAL_WRITE_TRANSACTIONS_REQUEST_BY_AXI0     0x000c0000
#define VIVS_MC_PROFILE_CONFIG2_L2_TOTAL_WRITE_TRANSACTIONS_REQUEST_BY_AXI1     0x000d0000
#define VIVS_MC_PROFILE_CONFIG2_L2_RESET                        0x000f0000
#define VIVS_MC_PROFILE_CONFIG2_L2_AXI0_MINMAX_LATENCY          0x00100000
#define VIVS_MC_PROFILE_CONFIG2_L2_AXI0_TOTAL_LATENCY           0x00110000
#define VIVS_MC_PROFILE_CONFIG2_L2_AXI0_TOTAL_REQUEST_COUNT     0x00120000
#define VIVS_MC_PROFILE_CONFIG2_L2_AXI1_MINMAX_LATENCY          0x00130000
#define VIVS_MC_PROFILE_CONFIG2_L2_AXI1_TOTAL_LATENCY           0x00140000
#define VIVS_MC_PROFILE_CONFIG2_L2_AXI1_TOTAL_REQUEST_COUNT     0x00150000
#define VIVS_MC_PROFILE_CONFIG2_BLT__MASK                       0xff000000
#define VIVS_MC_PROFILE_CONFIG2_BLT__SHIFT                      24
#define VIVS_MC_PROFILE_CONFIG2_BLT_UNK0                        0x00000000

#define VIVS_MC_PROFILE_CONFIG3                                 0x0000047c

#define VIVS_MC_BUS_CONFIG                                      0x00000480
#define VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG__MASK                  0x0000000f
#define VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG__SHIFT                 0
#define VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG(x)                     (((x) << VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG__SHIFT) & VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG__MASK)
#define VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG__MASK                  0x000000f0
#define VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG__SHIFT                 4
#define VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG(x)                     (((x) << VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG__SHIFT) & VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG__MASK)

#define VIVS_MC_START_COMPOSITION                               0x00000554

#define VIVS_MC_FLAGS                                           0x00000558
#define VIVS_MC_FLAGS_128B_MERGE                                0x00000001
#define VIVS_MC_FLAGS_TPCV11_COMPRESSION                        0x08000000

#define VIVS_MC_L2_CACHE_CONFIG                                 0x0000055c

#define VIVS_MC_PROFILE_L2_READ                                 0x00000564

#define VIVS_MC_MC_LATENCY_RESET                                0x00000568

#define VIVS_MC_MC_AXI_MAX_MIN_LATENCY                          0x0000056c

#define VIVS_MC_MC_AXI_TOTAL_LATENCY                            0x00000570

#define VIVS_MC_MC_AXI_SAMPLE_COUNT                             0x00000574

#define VIVS_DEC400EX                                           0x00000000

#define VIVS_DEC400EX_UNK00800                                  0x00000800

#define VIVS_DEC400EX_UNK00808                                  0x00000808


#endif /* STATE_HI_XML */