Symbol: clk_type
drivers/clk/imx/clk-imx95-blk-ctl.c
49
u32 clk_type;
drivers/clk/imx/clk-scu.c
253
msg.data.req.clk = clk->clk_type;
drivers/clk/imx/clk-scu.c
326
msg.clk = clk->clk_type;
drivers/clk/imx/clk-scu.c
33
u8 clk_type;
drivers/clk/imx/clk-scu.c
344
msg.data.req.clk = clk->clk_type;
drivers/clk/imx/clk-scu.c
371
msg.clk = clk->clk_type;
drivers/clk/imx/clk-scu.c
416
clk->clk_type, true, false);
drivers/clk/imx/clk-scu.c
431
clk->clk_type, false, false);
drivers/clk/imx/clk-scu.c
463
u32 rsrc_id, u8 clk_type)
drivers/clk/imx/clk-scu.c
475
clk->clk_type = clk_type;
drivers/clk/imx/clk-scu.c
52
u8 clk_type;
drivers/clk/imx/clk-scu.c
521
if (clk->clk_type == idx)
drivers/clk/imx/clk-scu.c
551
clk->rsrc, clk->clk_type);
drivers/clk/imx/clk-scu.c
566
clk->clk_type);
drivers/clk/imx/clk-scu.c
680
int num_parents, u32 rsrc_id, u8 clk_type)
drivers/clk/imx/clk-scu.c
685
.clk_type = clk_type,
drivers/clk/imx/clk-scu.c
701
name, rsrc_id, clk_type);
drivers/clk/imx/clk-scu.c
917
clk_node->clk_type = gpr_id;
drivers/clk/imx/clk-scu.h
36
int num_parents, u32 rsrc_id, u8 clk_type);
drivers/clk/imx/clk-scu.h
40
u32 rsrc_id, u8 clk_type);
drivers/clk/imx/clk-scu.h
54
u8 clk_type)
drivers/clk/imx/clk-scu.h
56
return imx_clk_scu_alloc_dev(name, NULL, 0, rsrc_id, clk_type);
drivers/clk/imx/clk-scu.h
60
int num_parents, u32 rsrc_id, u8 clk_type)
drivers/clk/imx/clk-scu.h
62
return imx_clk_scu_alloc_dev(name, parents, num_parents, rsrc_id, clk_type);
drivers/clk/zynqmp/clkc.c
74
enum clk_type type;
drivers/gpu/drm/amd/amdgpu/atombios_crtc.c
526
u32 freq, u8 clk_type, u8 clk_src)
drivers/gpu/drm/amd/amdgpu/atombios_crtc.c
545
args.v2_1.asParam.ucDCEClkType = clk_type;
drivers/gpu/drm/amd/amdgpu/atombios_crtc.h
41
u32 freq, u8 clk_type, u8 clk_src);
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
113
enum dm_pp_clock_type clk_type,
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
122
switch (clk_type) {
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
296
enum dm_pp_clock_type clk_type,
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
305
dc_to_pp_clock_type(clk_type), &pp_clks)) {
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
307
get_default_clock_levels(clk_type, dc_clks);
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
311
pp_to_dc_clock_levels(&pp_clks, dc_clks, clk_type);
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
334
if (clk_type == DM_PP_CLOCK_TYPE_ENGINE_CLK) {
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
347
} else if (clk_type == DM_PP_CLOCK_TYPE_MEMORY_CLK) {
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
363
enum dm_pp_clock_type clk_type,
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
371
dc_to_pp_clock_type(clk_type),
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
376
pp_to_dc_clock_levels_with_latency(&pp_clks, clk_level_info, clk_type);
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
383
enum dm_pp_clock_type clk_type,
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
391
dc_to_pp_clock_type(clk_type),
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
396
pp_to_dc_clock_levels_with_voltage(&pp_clk_info, clk_level_info, clk_type);
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_pp_smu.c
436
pp_clock_request.clock_type = dc_to_pp_clock_type(clock_for_voltage_req->clk_type);
drivers/gpu/drm/amd/display/dc/clk_mgr/dce120/dce120_clk_mgr.c
113
clock_voltage_req.clk_type = DM_PP_CLOCK_TYPE_DISPLAYPHYCLK;
drivers/gpu/drm/amd/display/dc/clk_mgr/dce120/dce120_clk_mgr.c
98
clock_voltage_req.clk_type = DM_PP_CLOCK_TYPE_DISPLAY_CLK;
drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c
1296
static unsigned int dcn35_get_max_clock_khz(struct clk_mgr *clk_mgr_base, enum clk_type clk_type)
drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c
1302
switch (clk_type) {
drivers/gpu/drm/amd/display/dc/clk_mgr/dcn401/dcn401_clk_mgr.c
1499
unsigned int dcn401_get_max_clock_khz(struct clk_mgr *clk_mgr_base, enum clk_type clk_type)
drivers/gpu/drm/amd/display/dc/clk_mgr/dcn401/dcn401_clk_mgr.c
1505
switch (clk_type) {
drivers/gpu/drm/amd/display/dc/clk_mgr/dcn401/dcn401_clk_mgr.h
115
unsigned int dcn401_get_max_clock_khz(struct clk_mgr *clk_mgr_base, enum clk_type clk_type);
drivers/gpu/drm/amd/display/dc/dce/dce_clk_mgr.c
767
clock_voltage_req.clk_type = DM_PP_CLOCK_TYPE_DISPLAY_CLK;
drivers/gpu/drm/amd/display/dc/dce/dce_clk_mgr.c
782
clock_voltage_req.clk_type = DM_PP_CLOCK_TYPE_DISPLAYPHYCLK;
drivers/gpu/drm/amd/display/dc/dm_services.h
192
enum dm_pp_clock_type clk_type,
drivers/gpu/drm/amd/display/dc/dm_services.h
197
enum dm_pp_clock_type clk_type,
drivers/gpu/drm/amd/display/dc/dm_services.h
202
enum dm_pp_clock_type clk_type,
drivers/gpu/drm/amd/display/dc/dm_services_types.h
254
enum dm_pp_clock_type clk_type;
drivers/gpu/drm/amd/display/dc/dm_services_types.h
82
#define DC_DECODE_PP_CLOCK_TYPE(clk_type) \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
83
(clk_type) == DM_PP_CLOCK_TYPE_DISPLAY_CLK ? "Display" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
84
(clk_type) == DM_PP_CLOCK_TYPE_ENGINE_CLK ? "Engine" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
85
(clk_type) == DM_PP_CLOCK_TYPE_MEMORY_CLK ? "Memory" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
86
(clk_type) == DM_PP_CLOCK_TYPE_DCFCLK ? "DCF" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
87
(clk_type) == DM_PP_CLOCK_TYPE_DCEFCLK ? "DCEF" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
88
(clk_type) == DM_PP_CLOCK_TYPE_SOCCLK ? "SoC" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
89
(clk_type) == DM_PP_CLOCK_TYPE_PIXELCLK ? "Pixel" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
90
(clk_type) == DM_PP_CLOCK_TYPE_DISPLAYPHYCLK ? "Display PHY" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
91
(clk_type) == DM_PP_CLOCK_TYPE_DPPCLK ? "DPP" : \
drivers/gpu/drm/amd/display/dc/dm_services_types.h
92
(clk_type) == DM_PP_CLOCK_TYPE_FCLK ? "F" : \
drivers/gpu/drm/amd/display/dc/inc/hw/clk_mgr.h
342
unsigned int (*get_max_clock_khz)(struct clk_mgr *clk_mgr_base, enum clk_type clk_type);
drivers/gpu/drm/amd/pm/powerplay/hwmgr/smu10_hwmgr.c
55
enum amd_pp_clock_type clk_type = clock_req->clock_type;
drivers/gpu/drm/amd/pm/powerplay/hwmgr/smu10_hwmgr.c
59
switch (clk_type) {
drivers/gpu/drm/amd/pm/powerplay/hwmgr/vega10_hwmgr.c
4040
enum amd_pp_clock_type clk_type = clock_req->clock_type;
drivers/gpu/drm/amd/pm/powerplay/hwmgr/vega10_hwmgr.c
4045
switch (clk_type) {
drivers/gpu/drm/amd/pm/powerplay/hwmgr/vega12_hwmgr.c
1578
enum amd_pp_clock_type clk_type = clock_req->clock_type;
drivers/gpu/drm/amd/pm/powerplay/hwmgr/vega12_hwmgr.c
1584
switch (clk_type) {
drivers/gpu/drm/amd/pm/powerplay/hwmgr/vega20_hwmgr.c
2303
enum amd_pp_clock_type clk_type = clock_req->clock_type;
drivers/gpu/drm/amd/pm/powerplay/hwmgr/vega20_hwmgr.c
2309
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
146
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
149
clk_type = smu_convert_to_smuclk(type);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
150
if (clk_type == SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
155
clk_type,
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
164
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
175
clk_type,
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2592
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2607
ret = smu->ppt_funcs->force_clk_levels(smu, clk_type, mask);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2609
smu->user_dpm_profile.clk_mask[clk_type] = mask;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2610
smu_set_user_clk_dependencies(smu, clk_type);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2622
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2626
clk_type = SMU_SCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2628
clk_type = SMU_MCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2630
clk_type = SMU_PCIE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2632
clk_type = SMU_SOCCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2634
clk_type = SMU_FCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2636
clk_type = SMU_DCEFCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2638
clk_type = SMU_VCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2640
clk_type = SMU_VCLK1; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2642
clk_type = SMU_DCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2644
clk_type = SMU_DCLK1; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2646
clk_type = SMU_OD_SCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2648
clk_type = SMU_OD_MCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2650
clk_type = SMU_OD_VDDC_CURVE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2652
clk_type = SMU_OD_RANGE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
2657
return smu_force_smuclk_levels(smu, clk_type, mask);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3014
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3018
clk_type = SMU_SCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3020
clk_type = SMU_MCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3022
clk_type = SMU_PCIE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3024
clk_type = SMU_SOCCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3026
clk_type = SMU_FCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3028
clk_type = SMU_DCEFCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3030
clk_type = SMU_VCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3032
clk_type = SMU_VCLK1; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3034
clk_type = SMU_DCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3036
clk_type = SMU_DCLK1; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3038
clk_type = SMU_ISPICLK;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3041
clk_type = SMU_ISPXCLK;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3044
clk_type = SMU_OD_SCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3046
clk_type = SMU_OD_MCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3048
clk_type = SMU_OD_VDDC_CURVE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3050
clk_type = SMU_OD_RANGE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3052
clk_type = SMU_OD_VDDGFX_OFFSET; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3054
clk_type = SMU_OD_CCLK; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3056
clk_type = SMU_OD_FAN_CURVE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3058
clk_type = SMU_OD_ACOUSTIC_LIMIT; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3060
clk_type = SMU_OD_ACOUSTIC_TARGET; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3062
clk_type = SMU_OD_FAN_TARGET_TEMPERATURE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3064
clk_type = SMU_OD_FAN_MINIMUM_PWM; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3066
clk_type = SMU_OD_FAN_ZERO_RPM_ENABLE; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3068
clk_type = SMU_OD_FAN_ZERO_RPM_STOP_TEMP; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3070
clk_type = SMU_CLK_COUNT; break;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3073
return clk_type;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3079
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3081
clk_type = smu_convert_to_smuclk(type);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3082
if (clk_type == SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3091
return smu->ppt_funcs->emit_clk_levels(smu, clk_type, buf, offset);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3404
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3413
clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3416
clk_type = SMU_MCLK;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3419
clk_type = SMU_DCEFCLK;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3422
clk_type = SMU_DISPCLK;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
3429
ret = smu->ppt_funcs->get_clock_by_type_with_latency(smu, clk_type, clocks);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
524
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
526
for (clk_type = 0; clk_type < SMU_CLK_COUNT; clk_type++) {
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
531
if (!(smu->user_dpm_profile.clk_dependency & BIT(clk_type)) &&
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
532
smu->user_dpm_profile.clk_mask[clk_type]) {
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
533
ret = smu_force_smuclk_levels(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
534
smu->user_dpm_profile.clk_mask[clk_type]);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
537
"Failed to set clock type = %d\n", clk_type);
drivers/gpu/drm/amd/pm/swsmu/amdgpu_smu.c
64
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
1431
int (*get_dpm_ultimate_freq)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t *min, uint32_t *max);
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
1437
int (*set_soft_freq_limited_range)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t min, uint32_t max,
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
1957
int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
1960
int smu_set_soft_freq_range(struct smu_context *smu, enum pp_clock_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
319
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
869
int (*emit_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, char *buf, int *offset);
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
877
int (*force_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t mask);
drivers/gpu/drm/amd/pm/swsmu/inc/amdgpu_smu.h
900
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v11_0.h
235
int smu_v11_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v11_0.h
238
int smu_v11_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v11_0.h
242
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v11_0.h
253
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v11_0.h
258
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v11_0.h
262
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v12_0.h
58
int smu_v12_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v13_0.h
195
int smu_v13_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v13_0.h
198
int smu_v13_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v13_0.h
208
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v13_0.h
212
enum smu_clk_type clk_type, uint16_t level,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v13_0.h
277
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v14_0.h
165
int smu_v14_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v14_0.h
168
int smu_v14_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v14_0.h
172
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v14_0.h
183
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v15_0.h
183
int smu_v15_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v15_0.h
186
int smu_v15_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v15_0.h
190
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v15_0.h
201
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/arcturus_ppt.c
364
dpm_table->clk_type = SMU_SOCCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/arcturus_ppt.c
381
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/arcturus_ppt.c
398
dpm_table->clk_type = SMU_UCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/arcturus_ppt.c
415
dpm_table->clk_type = SMU_FCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/arcturus_ppt.c
700
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/arcturus_ppt.c
711
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
263
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
268
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
294
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
301
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
328
ret = cyan_skillfish_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
335
ret = cyan_skillfish_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
542
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
549
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/cyan_skillfish_ppt.c
556
ret = cyan_skillfish_get_current_clk_freq(smu, clk_type, &low);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1004
dpm_table->clk_type = SMU_UCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1021
dpm_table->clk_type = SMU_VCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1038
dpm_table->clk_type = SMU_DCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1055
dpm_table->clk_type = SMU_DCEFCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1072
dpm_table->clk_type = SMU_PIXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1089
dpm_table->clk_type = SMU_DISPCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1106
dpm_table->clk_type = SMU_PHYCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1170
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1178
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1210
static int navi10_is_support_fine_grained_dpm(struct smu_context *smu, enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1218
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1244
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1263
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1396
ret = navi10_get_current_clk_freq_by_table(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1408
enum smu_clk_type clk_type, uint32_t mask)
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1417
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1425
ret = navi10_is_support_fine_grained_dpm(smu, clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1434
ret = smu_v11_0_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1438
ret = smu_v11_0_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1442
ret = smu_v11_0_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1546
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1552
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1558
ret = smu_v11_0_get_dpm_level_count(smu, clk_type, &level_count);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
1566
ret = smu_v11_0_get_dpm_freq_by_index(smu, clk_type, i, &freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
970
dpm_table->clk_type = SMU_SOCCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/navi10_ppt.c
987
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1000
dpm_table->clk_type = SMU_UCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1017
dpm_table->clk_type = SMU_FCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1038
dpm_table->clk_type = i ? SMU_VCLK1 : SMU_VCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1060
dpm_table->clk_type = i ? SMU_DCLK1 : SMU_DCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1079
dpm_table->clk_type = SMU_DCEFCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1096
dpm_table->clk_type = SMU_PIXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1113
dpm_table->clk_type = SMU_DISPCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1130
dpm_table->clk_type = SMU_PHYCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1194
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1202
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1244
static bool sienna_cichlid_is_support_fine_grained_dpm(struct smu_context *smu, enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1253
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1271
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1288
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1390
smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1403
enum smu_clk_type clk_type, uint32_t mask)
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1411
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1419
if (sienna_cichlid_is_support_fine_grained_dpm(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1424
ret = smu_v11_0_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1428
ret = smu_v11_0_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
1432
ret = smu_v11_0_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
2153
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
2156
return smu_v11_0_get_dpm_ultimate_freq(smu, clk_type, min, max);
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
965
dpm_table->clk_type = SMU_SOCCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/sienna_cichlid_ppt.c
983
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1061
enum amd_pp_clock_type clk_type = clock_req->clock_type;
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1068
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1714
int smu_v11_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1721
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1722
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1750
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1774
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1782
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1787
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1818
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1828
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1833
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1978
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1988
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
1993
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
2016
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
2020
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
2026
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
2034
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/smu_v11_0.c
2043
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1003
ret = vangogh_get_dpm_clk_limited(smu, clk_type, soc_mask, min);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1008
ret = vangogh_get_dpm_clk_limited(smu, clk_type, fclk_mask, min);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1013
ret = vangogh_get_dpm_clk_limited(smu, clk_type, vclk_mask, min);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1018
ret = vangogh_get_dpm_clk_limited(smu, clk_type, dclk_mask, min);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1083
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1090
if (!vangogh_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1093
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1166
enum smu_clk_type clk_type, uint32_t mask)
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1175
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1177
ret = vangogh_get_dpm_clk_limited(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1181
ret = vangogh_get_dpm_clk_limited(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1198
clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1202
clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1218
clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1223
clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1243
clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1248
clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1276
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1286
clk_type = clks[i];
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1287
ret = vangogh_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1292
ret = vangogh_set_soft_freq_limited_range(smu, clk_type, force_freq, force_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1304
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1307
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1321
clk_type = clk_feature_map[i].clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1323
ret = vangogh_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
1328
ret = vangogh_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
523
static int vangogh_get_dpm_clk_limited(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
528
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
531
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
567
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
583
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
638
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
645
idx = (clk_type == SMU_FCLK || clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
646
ret = vangogh_get_dpm_clk_limited(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
670
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
686
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
742
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
749
idx = (clk_type == SMU_FCLK || clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
750
ret = vangogh_get_dpm_clk_limited(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
792
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
798
ret = vangogh_emit_legacy_clk_levels(smu, clk_type, buf, offset);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
800
ret = vangogh_emit_clk_levels(smu, clk_type, buf, offset);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
860
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
864
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
892
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
904
if (!vangogh_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
905
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
950
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
953
ret = vangogh_get_dpm_clk_limited(smu, clk_type, mclk_mask, max);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
958
ret = vangogh_get_dpm_clk_limited(smu, clk_type, soc_mask, max);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
963
ret = vangogh_get_dpm_clk_limited(smu, clk_type, fclk_mask, max);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
968
ret = vangogh_get_dpm_clk_limited(smu, clk_type, vclk_mask, max);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
973
ret = vangogh_get_dpm_clk_limited(smu, clk_type, dclk_mask, max);
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
995
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu11/vangogh_ppt.c
998
ret = vangogh_get_dpm_clk_limited(smu, clk_type, mclk_mask, min);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
195
static int renoir_get_dpm_clk_limited(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
200
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
203
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
274
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
282
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
283
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
318
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
330
ret = renoir_get_dpm_clk_limited(smu, clk_type, mclk_mask, max);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
335
ret = renoir_get_dpm_clk_limited(smu, clk_type, soc_mask, max);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
346
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
358
ret = renoir_get_dpm_clk_limited(smu, clk_type, NUM_MEMCLK_DPM_LEVELS - 1, min);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
363
ret = renoir_get_dpm_clk_limited(smu, clk_type, 0, min);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
488
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
502
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
574
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
582
idx = (clk_type == SMU_FCLK || clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
583
ret = renoir_get_dpm_clk_limited(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
686
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
695
clk_type = clks[i];
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
696
ret = renoir_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
701
ret = smu_v12_0_set_soft_freq_limited_range(smu, clk_type, force_freq, force_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
713
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
716
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
728
clk_type = clk_feature_map[i].clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
730
ret = renoir_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
734
ret = smu_v12_0_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
787
enum smu_clk_type clk_type, uint32_t mask)
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
796
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
821
ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
824
ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
836
ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
839
ret = renoir_get_dpm_clk_limited(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
905
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c
910
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu12/smu_v12_0.c
211
int smu_v12_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu12/smu_v12_0.c
216
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu12/smu_v12_0.c
219
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
1233
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
1246
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK)
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
342
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
350
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
390
return smu_v13_0_get_dpm_ultimate_freq(smu, clk_type, min, max);
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
405
dpm_table->clk_type = SMU_SOCCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
420
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
436
dpm_table->clk_type = SMU_UCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
451
dpm_table->clk_type = SMU_FCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
725
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/aldebaran_ppt.c
736
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1482
int smu_v13_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1489
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1490
ret = smu_v13_0_get_boot_freq_by_index(smu, clk_type, &clock_limit);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1505
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1538
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1546
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1551
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1785
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1790
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1819
enum smu_clk_type clk_type, uint16_t level,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1828
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1829
return smu_v13_0_get_boot_freq_by_index(smu, clk_type, value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1833
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1852
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1857
ret = smu_v13_0_get_dpm_freq_by_index(smu, clk_type, 0xff, value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1866
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1876
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1881
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1904
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1913
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1921
ret = smu_v13_0_get_fine_grained_status(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0.c
1933
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
1003
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
1201
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
1220
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
1480
ret = smu_v13_0_0_get_current_clk_freq_by_table(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
1942
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
1955
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
1982
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
2007
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
572
dpm_table->clk_type = SMU_SOCCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
587
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
618
dpm_table->clk_type = SMU_UCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
633
dpm_table->clk_type = SMU_FCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
648
dpm_table->clk_type = SMU_VCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
663
dpm_table->clk_type = SMU_DCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
678
dpm_table->clk_type = SMU_DCEFCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
859
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
867
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_0_ppt.c
995
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
394
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
399
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
430
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
436
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
439
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
474
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
479
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
503
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
510
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
529
ret = smu_v13_0_4_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
533
ret = smu_v13_0_4_get_dpm_level_count(smu, clk_type, &count);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
538
idx = (clk_type == SMU_FCLK || clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
539
ret = smu_v13_0_4_get_dpm_freq_by_index(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
549
ret = smu_v13_0_4_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
728
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
732
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
757
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
766
if (!smu_v13_0_4_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
767
ret = smu_v13_0_get_boot_freq_by_index(smu, clk_type, &clock_limit);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
781
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
802
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
803
ret = smu_v13_0_4_get_dpm_freq_by_index(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
812
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
833
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
834
ret = smu_v13_0_4_get_dpm_freq_by_index(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
844
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
853
if (!smu_v13_0_4_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
856
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
879
if (clk_type == SMU_VCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
893
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
903
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
908
ret = smu_v13_0_4_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
912
ret = smu_v13_0_4_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
916
ret = smu_v13_0_4_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
928
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_4_ppt.c
935
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
601
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
606
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
632
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
637
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
661
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
667
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
670
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
705
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
709
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
734
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
743
if (!smu_v13_0_5_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
744
ret = smu_v13_0_get_boot_freq_by_index(smu, clk_type, &clock_limit);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
758
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
780
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
781
ret = smu_v13_0_5_get_dpm_freq_by_index(smu, clk_type, max_dpm_level, max);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
788
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
810
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
811
ret = smu_v13_0_5_get_dpm_freq_by_index(smu, clk_type, min_dpm_level, min);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
822
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
832
if (!smu_v13_0_5_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
835
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
850
if (clk_type == SMU_VCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
868
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
875
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
892
ret = smu_v13_0_5_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
896
ret = smu_v13_0_5_get_dpm_level_count(smu, clk_type, &count);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
901
idx = (clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
902
ret = smu_v13_0_5_get_dpm_freq_by_index(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
912
ret = smu_v13_0_5_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
942
enum smu_clk_type clk_type, uint32_t mask)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
951
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
954
ret = smu_v13_0_5_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
958
ret = smu_v13_0_5_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
962
ret = smu_v13_0_5_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
977
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_5_ppt.c
984
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1028
if (!(clk_type == SMU_GFXCLK || clk_type == SMU_SCLK)) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1030
smu, CMN2ASIC_MAPPING_CLK, clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1039
if (clk_type == SMU_GFXCLK || clk_type == SMU_SCLK)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1050
if (clk_type == SMU_GFXCLK || clk_type == SMU_SCLK)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1063
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1068
ret = smu_v13_0_get_dpm_freq_by_index(smu, clk_type, 0xff, levels);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1124
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1149
smu, dpm_map[j].clk_type, &levels);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1154
dpm_table->clk_type = dpm_map[j].clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1331
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
1339
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
2030
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
2042
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK &&
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
2043
clk_type != SMU_UCLK)
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
2057
if (clk_type == SMU_GFXCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
2070
if (clk_type == SMU_UCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
253
enum smu_clk_type clk_type;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
979
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_6_ppt.c
992
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1005
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1013
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1211
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1230
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1490
ret = smu_v13_0_7_get_current_clk_freq_by_table(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1952
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1965
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
1992
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
2017
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
600
dpm_table->clk_type = SMU_SOCCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
615
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
637
dpm_table->clk_type = SMU_UCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
652
dpm_table->clk_type = SMU_FCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
667
dpm_table->clk_type = SMU_VCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
682
dpm_table->clk_type = SMU_DCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
697
dpm_table->clk_type = SMU_DCEFCLK;
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
869
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/smu_v13_0_7_ppt.c
877
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1012
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1017
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1048
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1056
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1074
ret = yellow_carp_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1078
ret = yellow_carp_get_dpm_level_count(smu, clk_type, &count);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1083
idx = (clk_type == SMU_FCLK || clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1084
ret = yellow_carp_get_dpm_freq_by_index(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1094
clk_limit = yellow_carp_get_umd_pstate_clk_default(smu, clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1095
ret = yellow_carp_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1124
enum smu_clk_type clk_type, uint32_t mask)
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1133
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1138
ret = yellow_carp_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1142
ret = yellow_carp_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1146
ret = yellow_carp_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1161
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1168
clk_limit = yellow_carp_get_umd_pstate_clk_default(smu, clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
1170
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
732
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
737
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
766
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
771
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
795
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
801
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
804
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
839
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
843
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
868
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
877
if (!yellow_carp_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
878
ret = smu_v13_0_get_boot_freq_by_index(smu, clk_type, &clock_limit);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
892
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
914
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
915
ret = yellow_carp_get_dpm_freq_by_index(smu, clk_type, max_dpm_level, max);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
922
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
944
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
945
ret = yellow_carp_get_dpm_freq_by_index(smu, clk_type, min_dpm_level, min);
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
956
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
967
if (!yellow_carp_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
970
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu13/yellow_carp_ppt.c
993
if (clk_type == SMU_VCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1091
int smu_v14_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1098
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1099
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1127
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1160
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1168
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1173
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1205
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1215
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1220
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1433
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1443
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1448
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1467
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1472
ret = smu_v14_0_get_dpm_freq_by_index(smu, clk_type, 0xff, value);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1478
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1488
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1493
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1516
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1525
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1532
ret = smu_v14_0_get_fine_grained_status(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
1543
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1003
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1004
ret = smu_v14_0_common_get_dpm_freq_by_index(smu, clk_type, min_dpm_level, min);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1015
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1020
smu_v14_0_1_get_dpm_ultimate_freq(smu, clk_type, min, max);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1021
else if (clk_type != SMU_VCLK1 && clk_type != SMU_DCLK1)
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1022
smu_v14_0_0_get_dpm_ultimate_freq(smu, clk_type, min, max);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1028
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1033
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1067
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1072
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1098
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1103
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1127
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1131
smu_v14_0_1_get_dpm_level_count(smu, clk_type, count);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1132
else if (clk_type != SMU_VCLK1 && clk_type != SMU_DCLK1)
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1133
smu_v14_0_0_get_dpm_level_count(smu, clk_type, count);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1139
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1146
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1167
ret = smu_v14_0_0_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1171
ret = smu_v14_0_common_get_dpm_level_count(smu, clk_type, &count);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1176
idx = (clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1177
ret = smu_v14_0_common_get_dpm_freq_by_index(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1187
ret = smu_v14_0_0_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1216
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1225
if (!smu_v14_0_0_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1228
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1272
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1282
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1289
ret = smu_v14_0_common_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1293
ret = smu_v14_0_common_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1297
ret = smu_v14_0_0_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq, false);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1309
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
1316
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
637
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
643
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
646
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
691
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
697
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
700
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
735
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
740
smu_v14_0_1_get_dpm_freq_by_index(smu, clk_type, dpm_level, freq);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
741
else if (clk_type != SMU_VCLK1 && clk_type != SMU_DCLK1)
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
742
smu_v14_0_0_get_dpm_freq_by_index(smu, clk_type, dpm_level, freq);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
748
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
752
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
779
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
788
if (!smu_v14_0_0_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
789
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
827
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
855
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
856
ret = smu_v14_0_common_get_dpm_freq_by_index(smu, clk_type, max_dpm_level, max);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
863
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
889
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
890
ret = smu_v14_0_common_get_dpm_freq_by_index(smu, clk_type, min_dpm_level, min);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
901
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
910
if (!smu_v14_0_0_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
911
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
947
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
971
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
972
ret = smu_v14_0_common_get_dpm_freq_by_index(smu, clk_type, max_dpm_level, max);
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
979
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
1030
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
1049
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
1287
ret = smu_v14_0_2_get_current_clk_freq_by_table(smu, clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
1304
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
1317
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
1344
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
1369
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
470
dpm_table->clk_type = SMU_SOCCLK;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
485
dpm_table->clk_type = SMU_GFXCLK;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
516
dpm_table->clk_type = SMU_UCLK;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
531
dpm_table->clk_type = SMU_FCLK;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
546
dpm_table->clk_type = SMU_VCLK;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
561
dpm_table->clk_type = SMU_DCLK;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
576
dpm_table->clk_type = SMU_DCEFCLK;
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
745
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
753
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
880
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_2_ppt.c
888
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1012
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1045
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1053
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1058
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1089
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1099
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1104
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1323
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1333
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1338
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1357
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1362
ret = smu_v15_0_get_dpm_freq_by_index(smu, clk_type, 0xff, value);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1368
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1378
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1383
clk_type);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1406
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1414
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1422
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
1431
clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
976
int smu_v15_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
983
if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0.c
984
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1003
enum smu_clk_type clk_type, char *buf,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1010
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1031
ret = smu_v15_0_0_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1035
ret = smu_v15_0_common_get_dpm_level_count(smu, clk_type, &count);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1040
idx = (clk_type == SMU_MCLK) ? (count - i - 1) : i;
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1041
ret = smu_v15_0_common_get_dpm_freq_by_index(smu, clk_type, idx, &value);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1052
ret = smu_v15_0_0_get_current_clk_freq(smu, clk_type, &cur_value);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1082
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1089
if (!smu_v15_0_0_clk_dpm_is_enabled(smu, clk_type))
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1092
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1124
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1134
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1141
ret = smu_v15_0_common_get_dpm_freq_by_index(smu, clk_type, soft_min_level, &min_freq);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1145
ret = smu_v15_0_common_get_dpm_freq_by_index(smu, clk_type, soft_max_level, &max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1149
ret = smu_v15_0_0_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1161
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
1168
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
715
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
721
if (!clk_table || clk_type >= SMU_CLK_COUNT)
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
724
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
759
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
763
smu_v15_0_0_get_dpm_freq_by_index(smu, clk_type, dpm_level, freq);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
769
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
773
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
800
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
809
if (!smu_v15_0_0_clk_dpm_is_enabled(smu, clk_type)) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
810
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
846
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
870
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
871
ret = smu_v15_0_common_get_dpm_freq_by_index(smu, clk_type, max_dpm_level, max);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
878
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
902
if (clk_type != SMU_GFXCLK && clk_type != SMU_SCLK) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
903
ret = smu_v15_0_common_get_dpm_freq_by_index(smu, clk_type, min_dpm_level, min);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
914
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
918
if (clk_type != SMU_VCLK1 && clk_type != SMU_DCLK1)
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
919
smu_v15_0_0_get_dpm_ultimate_freq(smu, clk_type, min, max);
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
925
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
930
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
964
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
969
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
993
enum smu_clk_type clk_type,
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
996
if (clk_type != SMU_VCLK1 && clk_type != SMU_DCLK1)
drivers/gpu/drm/amd/pm/swsmu/smu15/smu_v15_0_0_ppt.c
997
smu_v15_0_0_get_dpm_level_count(smu, clk_type, count);
drivers/gpu/drm/amd/pm/swsmu/smu_cmn.c
729
enum smu_clk_type clk_type)
drivers/gpu/drm/amd/pm/swsmu/smu_cmn.c
733
switch (clk_type) {
drivers/gpu/drm/amd/pm/swsmu/smu_cmn.h
141
enum smu_clk_type clk_type);
drivers/input/evdev.c
146
struct timespec64 ts = ktime_to_timespec64(ev_time[client->clk_type]);
drivers/input/evdev.c
177
enum input_clock_type clk_type;
drivers/input/evdev.c
182
clk_type = INPUT_CLK_REAL;
drivers/input/evdev.c
185
clk_type = INPUT_CLK_MONO;
drivers/input/evdev.c
188
clk_type = INPUT_CLK_BOOT;
drivers/input/evdev.c
194
if (client->clk_type != clk_type) {
drivers/input/evdev.c
195
client->clk_type = clk_type;
drivers/input/evdev.c
256
ts = ktime_to_timespec64(ev_time[client->clk_type]);
drivers/input/evdev.c
49
enum input_clock_type clk_type;
drivers/media/dvb-frontends/mxl5xx.c
1382
u32 clk_type = 0;
drivers/media/dvb-frontends/mxl5xx.c
1465
clk_type = 1;
drivers/media/dvb-frontends/mxl5xx.c
1472
clk_type);
drivers/media/dvb-frontends/mxl5xx.c
1474
update_by_mnemonic(state, 0x907001D4, 8, 1, clk_type);
drivers/media/platform/qcom/iris/iris_platform_common.h
67
enum platform_clk_type clk_type;
drivers/media/platform/qcom/iris/iris_resources.c
101
static struct clk *iris_get_clk_by_type(struct iris_core *core, enum platform_clk_type clk_type)
drivers/media/platform/qcom/iris/iris_resources.c
110
if (clk_tbl[i].clk_type == clk_type) {
drivers/media/platform/qcom/iris/iris_resources.c
121
int iris_prepare_enable_clock(struct iris_core *core, enum platform_clk_type clk_type)
drivers/media/platform/qcom/iris/iris_resources.c
125
clock = iris_get_clk_by_type(core, clk_type);
drivers/media/platform/qcom/iris/iris_resources.c
132
int iris_disable_unprepare_clock(struct iris_core *core, enum platform_clk_type clk_type)
drivers/media/platform/qcom/iris/iris_resources.c
136
clock = iris_get_clk_by_type(core, clk_type);
drivers/media/platform/qcom/iris/iris_resources.h
16
int iris_disable_unprepare_clock(struct iris_core *core, enum platform_clk_type clk_type);
drivers/media/platform/qcom/iris/iris_resources.h
17
int iris_prepare_enable_clock(struct iris_core *core, enum platform_clk_type clk_type);
drivers/nfc/s3fwrn5/nci.c
71
fw_cfg.clk_type = 0x01;
drivers/nfc/s3fwrn5/nci.h
44
__u8 clk_type;
drivers/phy/phy-xgene.c
1137
enum clk_type_t clk_type)
drivers/phy/phy-xgene.c
1237
enum clk_type_t clk_type)
drivers/phy/phy-xgene.c
1254
enum clk_type_t clk_type, int ssc_enable)
drivers/phy/phy-xgene.c
1284
xgene_phy_cfg_cmu_clk_type(ctx, PHY_CMU, clk_type);
drivers/phy/phy-xgene.c
1287
xgene_phy_sata_cfg_cmu_core(ctx, PHY_CMU, clk_type);
drivers/phy/phy-xgene.c
1305
if (!xgene_phy_cal_rdy_chk(ctx, PHY_CMU, clk_type))
drivers/phy/phy-xgene.c
1308
xgene_phy_pdwn_force_vco(ctx, PHY_CMU, clk_type);
drivers/phy/phy-xgene.c
1318
enum clk_type_t clk_type,
drivers/phy/phy-xgene.c
1323
dev_dbg(ctx->dev, "PHY init clk type %d\n", clk_type);
drivers/phy/phy-xgene.c
1326
rc = xgene_phy_hw_init_sata(ctx, clk_type, ssc_enable);
drivers/phy/phy-xgene.c
535
enum clk_type_t clk_type; /* Input clock selection */
drivers/phy/phy-xgene.c
706
enum clk_type_t clk_type)
drivers/phy/phy-xgene.c
719
if (clk_type == CLK_EXT_DIFF) {
drivers/phy/phy-xgene.c
729
} else if (clk_type == CLK_INT_DIFF) {
drivers/phy/phy-xgene.c
739
} else if (clk_type == CLK_INT_SING) {
drivers/phy/phy-xgene.c
760
enum clk_type_t clk_type)
drivers/phy/phy-xgene.c
806
if (clk_type == CLK_EXT_DIFF)
drivers/video/fbdev/aty/atyfb_base.c
2373
u8 dac_subtype, clk_type;
drivers/video/fbdev/aty/atyfb_base.c
2380
clk_type = CLK_ATI18818_1;
drivers/video/fbdev/aty/atyfb_base.c
2388
clk_type = CLK_IBMRGB514;
drivers/video/fbdev/aty/atyfb_base.c
2409
switch (clk_type) {
sound/soc/codecs/wcd9335.c
324
enum wcd_clock_type clk_type;
sound/soc/codecs/wcd9335.c
4082
if (((wcd->clk_mclk_users == 0) && (wcd->clk_type == WCD_CLK_MCLK)) ||
sound/soc/codecs/wcd9335.c
4083
((wcd->clk_mclk_users > 0) && (wcd->clk_type != WCD_CLK_MCLK))) {
sound/soc/codecs/wcd9335.c
4085
wcd->clk_type);
sound/soc/codecs/wcd9335.c
4114
wcd->clk_type = WCD_CLK_MCLK;
sound/soc/codecs/wcd9335.c
4130
wcd->clk_type = WCD_CLK_RCO;
sound/soc/codecs/wcd9335.c
4135
wcd->clk_type = WCD_CLK_OFF;