Symbol: RENDER_RING_BASE
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
68
{ .graphics_ver = 1, .base = RENDER_RING_BASE }
sys/dev/pci/drm/i915/gt/intel_engine_regs.h
35
#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
sys/dev/pci/drm/i915/gt/intel_engine_regs.h
36
#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
sys/dev/pci/drm/i915/gt/intel_engine_regs.h
37
#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
sys/dev/pci/drm/i915/gt/intel_gt.c
254
intel_uncore_write(uncore, IPEIR(RENDER_RING_BASE), 0);
sys/dev/pci/drm/i915/gt/intel_gt.c
441
RING_TAIL(RENDER_RING_BASE));
sys/dev/pci/drm/i915/gt/intel_rc6.c
460
if (!((intel_uncore_read(uncore, PWRCTX_MAXCNT(RENDER_RING_BASE)) & IDLE_TIME_MASK) > 1 &&
sys/dev/pci/drm/i915/gt/intel_workarounds.c
2329
RING_PSMI_CTL(RENDER_RING_BASE),
sys/dev/pci/drm/i915/gt/intel_workarounds.c
2581
RING_MODE_GEN7(RENDER_RING_BASE),
sys/dev/pci/drm/i915/gt/intel_workarounds.c
2607
RING_MI_MODE(RENDER_RING_BASE),
sys/dev/pci/drm/i915/gt/intel_workarounds.c
2663
wa_add(wal, RING_MI_MODE(RENDER_RING_BASE),
sys/dev/pci/drm/i915/gt/intel_workarounds.c
2679
wa_add(wal, ECOSKPD(RENDER_RING_BASE),
sys/dev/pci/drm/i915/gt/intel_workarounds.c
368
wa_masked_en(wal, RING_MI_MODE(RENDER_RING_BASE), ASYNC_FLIP_PERF_DISABLE);
sys/dev/pci/drm/i915/gvt/handlers.c
2182
MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
sys/dev/pci/drm/i915/gvt/handlers.c
2239
MMIO_GM_RDR(CCID(RENDER_RING_BASE), D_ALL, NULL, NULL);
sys/dev/pci/drm/i915/gvt/handlers.c
2808
MMIO_F(GEN8_RING_CS_GPR(RENDER_RING_BASE, 0), 0x40, F_CMD_ACCESS,
sys/dev/pci/drm/i915/gvt/mmio_context.c
100
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 4), 0, false}, /* 0x24e0 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
101
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 5), 0, false}, /* 0x24e4 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
102
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 6), 0, false}, /* 0x24e8 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
103
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 7), 0, false}, /* 0x24ec */
sys/dev/pci/drm/i915/gvt/mmio_context.c
104
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 8), 0, false}, /* 0x24f0 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
105
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 9), 0, false}, /* 0x24f4 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
106
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 10), 0, false}, /* 0x24f8 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
107
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 11), 0, false}, /* 0x24fc */
sys/dev/pci/drm/i915/gvt/mmio_context.c
60
{RCS0, RING_MODE_GEN7(RENDER_RING_BASE), 0xffff, false}, /* 0x229c */
sys/dev/pci/drm/i915/gvt/mmio_context.c
64
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 0), 0, false}, /* 0x24d0 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
65
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 1), 0, false}, /* 0x24d4 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
66
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 2), 0, false}, /* 0x24d8 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
67
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 3), 0, false}, /* 0x24dc */
sys/dev/pci/drm/i915/gvt/mmio_context.c
68
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 4), 0, false}, /* 0x24e0 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
69
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 5), 0, false}, /* 0x24e4 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
70
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 6), 0, false}, /* 0x24e8 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
71
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 7), 0, false}, /* 0x24ec */
sys/dev/pci/drm/i915/gvt/mmio_context.c
72
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 8), 0, false}, /* 0x24f0 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
73
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 9), 0, false}, /* 0x24f4 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
74
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 10), 0, false}, /* 0x24f8 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
75
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 11), 0, false}, /* 0x24fc */
sys/dev/pci/drm/i915/gvt/mmio_context.c
92
{RCS0, RING_MODE_GEN7(RENDER_RING_BASE), 0xffff, false}, /* 0x229c */
sys/dev/pci/drm/i915/gvt/mmio_context.c
96
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 0), 0, false}, /* 0x24d0 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
97
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 1), 0, false}, /* 0x24d4 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
98
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 2), 0, false}, /* 0x24d8 */
sys/dev/pci/drm/i915/gvt/mmio_context.c
99
{RCS0, RING_FORCE_TO_NONPRIV(RENDER_RING_BASE, 3), 0, false}, /* 0x24dc */
sys/dev/pci/drm/i915/i915_cmd_parser.c
619
REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
sys/dev/pci/drm/i915/i915_cmd_parser.c
620
REG64_IDX(MI_PREDICATE_SRC0, RENDER_RING_BASE),
sys/dev/pci/drm/i915/i915_cmd_parser.c
621
REG64_IDX(MI_PREDICATE_SRC1, RENDER_RING_BASE),
sys/dev/pci/drm/i915/i915_cmd_parser.c
651
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 0),
sys/dev/pci/drm/i915/i915_cmd_parser.c
652
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 1),
sys/dev/pci/drm/i915/i915_cmd_parser.c
653
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 2),
sys/dev/pci/drm/i915/i915_cmd_parser.c
654
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 3),
sys/dev/pci/drm/i915/i915_cmd_parser.c
655
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 4),
sys/dev/pci/drm/i915/i915_cmd_parser.c
656
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 5),
sys/dev/pci/drm/i915/i915_cmd_parser.c
657
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 6),
sys/dev/pci/drm/i915/i915_cmd_parser.c
658
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 7),
sys/dev/pci/drm/i915/i915_cmd_parser.c
659
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 8),
sys/dev/pci/drm/i915/i915_cmd_parser.c
660
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 9),
sys/dev/pci/drm/i915/i915_cmd_parser.c
661
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 10),
sys/dev/pci/drm/i915/i915_cmd_parser.c
662
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 11),
sys/dev/pci/drm/i915/i915_cmd_parser.c
663
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 12),
sys/dev/pci/drm/i915/i915_cmd_parser.c
664
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 13),
sys/dev/pci/drm/i915/i915_cmd_parser.c
665
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 14),
sys/dev/pci/drm/i915/i915_cmd_parser.c
666
REG64_BASE_IDX(GEN8_RING_CS_GPR, RENDER_RING_BASE, 15),
sys/dev/pci/drm/i915/i915_cmd_parser.c
677
REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
sys/dev/pci/drm/i915/i915_cmd_parser.c
684
REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
sys/dev/pci/drm/i915/i915_ioctl.c
32
.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
sys/dev/pci/drm/i915/i915_ioctl.c
33
.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
sys/dev/pci/drm/i915/i915_perf.c
1979
MI_PREDICATE_RESULT_1(RENDER_RING_BASE);
sys/dev/pci/drm/i915/i915_perf.c
2787
GEN8_R_PWR_CLK_STATE(RENDER_RING_BASE),
sys/dev/pci/drm/i915/intel_clock_gating.c
452
intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE),
sys/dev/pci/drm/i915/intel_clock_gating.c
592
intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE),
sys/dev/pci/drm/i915/intel_clock_gating.c
663
intel_uncore_write(&i915->uncore, ECOSKPD(RENDER_RING_BASE),
sys/dev/pci/drm/i915/intel_clock_gating.c
667
intel_uncore_write(&i915->uncore, ECOSKPD(RENDER_RING_BASE),
sys/dev/pci/drm/i915/intel_gvt_mmio_table.c
1258
MMIO_F(GEN8_RING_CS_GPR(RENDER_RING_BASE, 0), 0x40);
sys/dev/pci/drm/i915/intel_gvt_mmio_table.c
51
MMIO_F(prefix(RENDER_RING_BASE), s); \
sys/dev/pci/drm/i915/intel_gvt_mmio_table.c
614
MMIO_D(ECOSKPD(RENDER_RING_BASE));
sys/dev/pci/drm/i915/intel_gvt_mmio_table.c
89
MMIO_D(CCID(RENDER_RING_BASE));
sys/dev/pci/drm/i915/intel_uncore.c
1792
__raw_uncore_write32(uncore, RING_MI_MODE(RENDER_RING_BASE), 0);