#ifndef _XTENSA_CORE_CONFIGURATION_H
#define _XTENSA_CORE_CONFIGURATION_H
#define XCHAL_HAVE_BE 0
#define XCHAL_HAVE_WINDOWED 1
#define XCHAL_NUM_AREGS 32
#define XCHAL_NUM_AREGS_LOG2 5
#define XCHAL_MAX_INSTRUCTION_SIZE 3
#define XCHAL_HAVE_DEBUG 1
#define XCHAL_HAVE_DENSITY 1
#define XCHAL_HAVE_LOOPS 1
#define XCHAL_LOOP_BUFFER_SIZE 0
#define XCHAL_HAVE_NSA 1
#define XCHAL_HAVE_MINMAX 1
#define XCHAL_HAVE_SEXT 1
#define XCHAL_HAVE_DEPBITS 0
#define XCHAL_HAVE_CLAMPS 1
#define XCHAL_HAVE_MUL16 1
#define XCHAL_HAVE_MUL32 1
#define XCHAL_HAVE_MUL32_HIGH 0
#define XCHAL_HAVE_DIV32 1
#define XCHAL_HAVE_L32R 1
#define XCHAL_HAVE_ABSOLUTE_LITERALS 0
#define XCHAL_HAVE_CONST16 0
#define XCHAL_HAVE_ADDX 1
#define XCHAL_HAVE_WIDE_BRANCHES 0
#define XCHAL_HAVE_PREDICTED_BRANCHES 0
#define XCHAL_HAVE_CALL4AND12 1
#define XCHAL_HAVE_ABS 1
#define XCHAL_HAVE_RELEASE_SYNC 1
#define XCHAL_HAVE_S32C1I 1
#define XCHAL_HAVE_SPECULATION 0
#define XCHAL_HAVE_FULL_RESET 1
#define XCHAL_NUM_CONTEXTS 1
#define XCHAL_NUM_MISC_REGS 2
#define XCHAL_HAVE_TAP_MASTER 0
#define XCHAL_HAVE_PRID 1
#define XCHAL_HAVE_EXTERN_REGS 1
#define XCHAL_HAVE_MX 0
#define XCHAL_HAVE_MP_INTERRUPTS 0
#define XCHAL_HAVE_MP_RUNSTALL 0
#define XCHAL_HAVE_PSO 0
#define XCHAL_HAVE_PSO_CDM 0
#define XCHAL_HAVE_PSO_FULL_RETENTION 0
#define XCHAL_HAVE_THREADPTR 0
#define XCHAL_HAVE_BOOLEANS 0
#define XCHAL_HAVE_CP 0
#define XCHAL_CP_MAXCFG 0
#define XCHAL_HAVE_MAC16 1
#define XCHAL_HAVE_FUSION 0
#define XCHAL_HAVE_FUSION_FP 0
#define XCHAL_HAVE_FUSION_LOW_POWER 0
#define XCHAL_HAVE_FUSION_AES 0
#define XCHAL_HAVE_FUSION_CONVENC 0
#define XCHAL_HAVE_FUSION_LFSR_CRC 0
#define XCHAL_HAVE_FUSION_BITOPS 0
#define XCHAL_HAVE_FUSION_AVS 0
#define XCHAL_HAVE_FUSION_16BIT_BASEBAND 0
#define XCHAL_HAVE_HIFIPRO 0
#define XCHAL_HAVE_HIFI4 0
#define XCHAL_HAVE_HIFI4_VFPU 0
#define XCHAL_HAVE_HIFI3 0
#define XCHAL_HAVE_HIFI3_VFPU 0
#define XCHAL_HAVE_HIFI2 0
#define XCHAL_HAVE_HIFI2EP 0
#define XCHAL_HAVE_HIFI_MINI 0
#define XCHAL_HAVE_VECTORFPU2005 0
#define XCHAL_HAVE_USER_DPFPU 0
#define XCHAL_HAVE_USER_SPFPU 0
#define XCHAL_HAVE_FP 0
#define XCHAL_HAVE_FP_DIV 0
#define XCHAL_HAVE_FP_RECIP 0
#define XCHAL_HAVE_FP_SQRT 0
#define XCHAL_HAVE_FP_RSQRT 0
#define XCHAL_HAVE_DFP 0
#define XCHAL_HAVE_DFP_DIV 0
#define XCHAL_HAVE_DFP_RECIP 0
#define XCHAL_HAVE_DFP_SQRT 0
#define XCHAL_HAVE_DFP_RSQRT 0
#define XCHAL_HAVE_DFP_ACCEL 0
#define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL
#define XCHAL_HAVE_DFPU_SINGLE_ONLY 0
#define XCHAL_HAVE_DFPU_SINGLE_DOUBLE 0
#define XCHAL_HAVE_VECTRA1 0
#define XCHAL_HAVE_VECTRALX 0
#define XCHAL_HAVE_PDX4 0
#define XCHAL_HAVE_CONNXD2 0
#define XCHAL_HAVE_CONNXD2_DUALLSFLIX 0
#define XCHAL_HAVE_BBE16 0
#define XCHAL_HAVE_BBE16_RSQRT 0
#define XCHAL_HAVE_BBE16_VECDIV 0
#define XCHAL_HAVE_BBE16_DESPREAD 0
#define XCHAL_HAVE_BBENEP 0
#define XCHAL_HAVE_BSP3 0
#define XCHAL_HAVE_BSP3_TRANSPOSE 0
#define XCHAL_HAVE_SSP16 0
#define XCHAL_HAVE_SSP16_VITERBI 0
#define XCHAL_HAVE_TURBO16 0
#define XCHAL_HAVE_BBP16 0
#define XCHAL_HAVE_FLIX3 0
#define XCHAL_HAVE_GRIVPEP 0
#define XCHAL_HAVE_GRIVPEP_HISTOGRAM 0
#define XCHAL_NUM_LOADSTORE_UNITS 1
#define XCHAL_NUM_WRITEBUFFER_ENTRIES 8
#define XCHAL_INST_FETCH_WIDTH 4
#define XCHAL_DATA_WIDTH 4
#define XCHAL_DATA_PIPE_DELAY 1
#define XCHAL_CLOCK_GATING_GLOBAL 0
#define XCHAL_CLOCK_GATING_FUNCUNIT 0
#define XCHAL_UNALIGNED_LOAD_EXCEPTION 1
#define XCHAL_UNALIGNED_STORE_EXCEPTION 1
#define XCHAL_UNALIGNED_LOAD_HW 0
#define XCHAL_UNALIGNED_STORE_HW 0
#define XCHAL_SW_VERSION 1100002
#define XCHAL_CORE_ID "de212"
#define XCHAL_BUILD_UNIQUE_ID 0x0005A985
#define XCHAL_HW_CONFIGID0 0xC283DFFE
#define XCHAL_HW_CONFIGID1 0x1C85A985
#define XCHAL_HW_VERSION_NAME "LX6.0.2"
#define XCHAL_HW_VERSION_MAJOR 2600
#define XCHAL_HW_VERSION_MINOR 2
#define XCHAL_HW_VERSION 260002
#define XCHAL_HW_REL_LX6 1
#define XCHAL_HW_REL_LX6_0 1
#define XCHAL_HW_REL_LX6_0_2 1
#define XCHAL_HW_CONFIGID_RELIABLE 1
#define XCHAL_HW_MIN_VERSION_MAJOR 2600
#define XCHAL_HW_MIN_VERSION_MINOR 2
#define XCHAL_HW_MIN_VERSION 260002
#define XCHAL_HW_MAX_VERSION_MAJOR 2600
#define XCHAL_HW_MAX_VERSION_MINOR 2
#define XCHAL_HW_MAX_VERSION 260002
#define XCHAL_ICACHE_LINESIZE 32
#define XCHAL_DCACHE_LINESIZE 32
#define XCHAL_ICACHE_LINEWIDTH 5
#define XCHAL_DCACHE_LINEWIDTH 5
#define XCHAL_ICACHE_SIZE 8192
#define XCHAL_DCACHE_SIZE 8192
#define XCHAL_DCACHE_IS_WRITEBACK 1
#define XCHAL_DCACHE_IS_COHERENT 0
#define XCHAL_HAVE_PREFETCH 0
#define XCHAL_HAVE_PREFETCH_L1 0
#define XCHAL_PREFETCH_CASTOUT_LINES 0
#define XCHAL_PREFETCH_ENTRIES 0
#define XCHAL_PREFETCH_BLOCK_ENTRIES 0
#define XCHAL_HAVE_CACHE_BLOCKOPS 0
#define XCHAL_HAVE_ICACHE_TEST 1
#define XCHAL_HAVE_DCACHE_TEST 1
#define XCHAL_HAVE_ICACHE_DYN_WAYS 0
#define XCHAL_HAVE_DCACHE_DYN_WAYS 0
#ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY
#define XCHAL_HAVE_PIF 1
#define XCHAL_ICACHE_SETWIDTH 7
#define XCHAL_DCACHE_SETWIDTH 7
#define XCHAL_ICACHE_WAYS 2
#define XCHAL_DCACHE_WAYS 2
#define XCHAL_ICACHE_LINE_LOCKABLE 1
#define XCHAL_DCACHE_LINE_LOCKABLE 1
#define XCHAL_ICACHE_ECC_PARITY 0
#define XCHAL_DCACHE_ECC_PARITY 0
#define XCHAL_ICACHE_ACCESS_SIZE 4
#define XCHAL_DCACHE_ACCESS_SIZE 4
#define XCHAL_DCACHE_BANKS 1
#define XCHAL_CA_BITS 4
#define XCHAL_USE_MEMCTL (((XCHAL_LOOP_BUFFER_SIZE > 0) || \
XCHAL_DCACHE_IS_COHERENT || \
XCHAL_HAVE_ICACHE_DYN_WAYS || \
XCHAL_HAVE_DCACHE_DYN_WAYS) && \
(XCHAL_HW_MIN_VERSION >= XTENSA_HWVERSION_RE_2012_0))
#define XCHAL_NUM_INSTROM 0
#define XCHAL_NUM_INSTRAM 1
#define XCHAL_NUM_DATAROM 0
#define XCHAL_NUM_DATARAM 1
#define XCHAL_NUM_URAM 0
#define XCHAL_NUM_XLMI 1
#define XCHAL_INSTRAM0_VADDR 0x40000000
#define XCHAL_INSTRAM0_PADDR 0x40000000
#define XCHAL_INSTRAM0_SIZE 131072
#define XCHAL_INSTRAM0_ECC_PARITY 0
#define XCHAL_DATARAM0_VADDR 0x3FFE0000
#define XCHAL_DATARAM0_PADDR 0x3FFE0000
#define XCHAL_DATARAM0_SIZE 131072
#define XCHAL_DATARAM0_ECC_PARITY 0
#define XCHAL_DATARAM0_BANKS 1
#define XCHAL_XLMI0_VADDR 0x3FFC0000
#define XCHAL_XLMI0_PADDR 0x3FFC0000
#define XCHAL_XLMI0_SIZE 131072
#define XCHAL_XLMI0_ECC_PARITY 0
#define XCHAL_HAVE_IMEM_LOADSTORE 1
#define XCHAL_HAVE_INTERRUPTS 1
#define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1
#define XCHAL_HAVE_NMI 1
#define XCHAL_HAVE_CCOUNT 1
#define XCHAL_NUM_TIMERS 3
#define XCHAL_NUM_INTERRUPTS 22
#define XCHAL_NUM_INTERRUPTS_LOG2 5
#define XCHAL_NUM_EXTINTERRUPTS 17
#define XCHAL_NUM_INTLEVELS 6
#define XCHAL_EXCM_LEVEL 3
#define XCHAL_INTLEVEL1_MASK 0x001F80FF
#define XCHAL_INTLEVEL2_MASK 0x00000100
#define XCHAL_INTLEVEL3_MASK 0x00200E00
#define XCHAL_INTLEVEL4_MASK 0x00001000
#define XCHAL_INTLEVEL5_MASK 0x00002000
#define XCHAL_INTLEVEL6_MASK 0x00000000
#define XCHAL_INTLEVEL7_MASK 0x00004000
#define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x001F80FF
#define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x001F81FF
#define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x003F8FFF
#define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x003F9FFF
#define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x003FBFFF
#define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x003FBFFF
#define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x003FFFFF
#define XCHAL_INT0_LEVEL 1
#define XCHAL_INT1_LEVEL 1
#define XCHAL_INT2_LEVEL 1
#define XCHAL_INT3_LEVEL 1
#define XCHAL_INT4_LEVEL 1
#define XCHAL_INT5_LEVEL 1
#define XCHAL_INT6_LEVEL 1
#define XCHAL_INT7_LEVEL 1
#define XCHAL_INT8_LEVEL 2
#define XCHAL_INT9_LEVEL 3
#define XCHAL_INT10_LEVEL 3
#define XCHAL_INT11_LEVEL 3
#define XCHAL_INT12_LEVEL 4
#define XCHAL_INT13_LEVEL 5
#define XCHAL_INT14_LEVEL 7
#define XCHAL_INT15_LEVEL 1
#define XCHAL_INT16_LEVEL 1
#define XCHAL_INT17_LEVEL 1
#define XCHAL_INT18_LEVEL 1
#define XCHAL_INT19_LEVEL 1
#define XCHAL_INT20_LEVEL 1
#define XCHAL_INT21_LEVEL 3
#define XCHAL_DEBUGLEVEL 6
#define XCHAL_HAVE_DEBUG_EXTERN_INT 1
#define XCHAL_NMILEVEL 7
#define XCHAL_INT0_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT1_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT2_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT3_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT5_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT6_TYPE XTHAL_INTTYPE_TIMER
#define XCHAL_INT7_TYPE XTHAL_INTTYPE_SOFTWARE
#define XCHAL_INT8_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT9_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT10_TYPE XTHAL_INTTYPE_TIMER
#define XCHAL_INT11_TYPE XTHAL_INTTYPE_SOFTWARE
#define XCHAL_INT12_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
#define XCHAL_INT13_TYPE XTHAL_INTTYPE_TIMER
#define XCHAL_INT14_TYPE XTHAL_INTTYPE_NMI
#define XCHAL_INT15_TYPE XTHAL_INTTYPE_EXTERN_EDGE
#define XCHAL_INT16_TYPE XTHAL_INTTYPE_EXTERN_EDGE
#define XCHAL_INT17_TYPE XTHAL_INTTYPE_EXTERN_EDGE
#define XCHAL_INT18_TYPE XTHAL_INTTYPE_EXTERN_EDGE
#define XCHAL_INT19_TYPE XTHAL_INTTYPE_EXTERN_EDGE
#define XCHAL_INT20_TYPE XTHAL_INTTYPE_EXTERN_EDGE
#define XCHAL_INT21_TYPE XTHAL_INTTYPE_EXTERN_EDGE
#define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFC00000
#define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000880
#define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x003F8000
#define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0000133F
#define XCHAL_INTTYPE_MASK_TIMER 0x00002440
#define XCHAL_INTTYPE_MASK_NMI 0x00004000
#define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000
#define XCHAL_INTTYPE_MASK_PROFILING 0x00000000
#define XCHAL_TIMER0_INTERRUPT 6
#define XCHAL_TIMER1_INTERRUPT 10
#define XCHAL_TIMER2_INTERRUPT 13
#define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED
#define XCHAL_NMI_INTERRUPT 14
#define XCHAL_INTLEVEL2_NUM 8
#define XCHAL_INTLEVEL4_NUM 12
#define XCHAL_INTLEVEL5_NUM 13
#define XCHAL_INTLEVEL7_NUM 14
#define XCHAL_EXTINT0_NUM 0
#define XCHAL_EXTINT1_NUM 1
#define XCHAL_EXTINT2_NUM 2
#define XCHAL_EXTINT3_NUM 3
#define XCHAL_EXTINT4_NUM 4
#define XCHAL_EXTINT5_NUM 5
#define XCHAL_EXTINT6_NUM 8
#define XCHAL_EXTINT7_NUM 9
#define XCHAL_EXTINT8_NUM 12
#define XCHAL_EXTINT9_NUM 14
#define XCHAL_EXTINT10_NUM 15
#define XCHAL_EXTINT11_NUM 16
#define XCHAL_EXTINT12_NUM 17
#define XCHAL_EXTINT13_NUM 18
#define XCHAL_EXTINT14_NUM 19
#define XCHAL_EXTINT15_NUM 20
#define XCHAL_EXTINT16_NUM 21
#define XCHAL_INT0_EXTNUM 0
#define XCHAL_INT1_EXTNUM 1
#define XCHAL_INT2_EXTNUM 2
#define XCHAL_INT3_EXTNUM 3
#define XCHAL_INT4_EXTNUM 4
#define XCHAL_INT5_EXTNUM 5
#define XCHAL_INT8_EXTNUM 6
#define XCHAL_INT9_EXTNUM 7
#define XCHAL_INT12_EXTNUM 8
#define XCHAL_INT14_EXTNUM 9
#define XCHAL_INT15_EXTNUM 10
#define XCHAL_INT16_EXTNUM 11
#define XCHAL_INT17_EXTNUM 12
#define XCHAL_INT18_EXTNUM 13
#define XCHAL_INT19_EXTNUM 14
#define XCHAL_INT20_EXTNUM 15
#define XCHAL_INT21_EXTNUM 16
#define XCHAL_XEA_VERSION 2
#define XCHAL_HAVE_XEA1 0
#define XCHAL_HAVE_XEA2 1
#define XCHAL_HAVE_XEAX 0
#define XCHAL_HAVE_EXCEPTIONS 1
#define XCHAL_HAVE_HALT 0
#define XCHAL_HAVE_BOOTLOADER 0
#define XCHAL_HAVE_MEM_ECC_PARITY 0
#define XCHAL_HAVE_VECTOR_SELECT 1
#define XCHAL_HAVE_VECBASE 1
#define XCHAL_VECBASE_RESET_VADDR 0x60000000
#define XCHAL_VECBASE_RESET_PADDR 0x60000000
#define XCHAL_RESET_VECBASE_OVERLAP 0
#define XCHAL_RESET_VECTOR0_VADDR 0x50000000
#define XCHAL_RESET_VECTOR0_PADDR 0x50000000
#define XCHAL_RESET_VECTOR1_VADDR 0x40000400
#define XCHAL_RESET_VECTOR1_PADDR 0x40000400
#define XCHAL_RESET_VECTOR_VADDR 0x50000000
#define XCHAL_RESET_VECTOR_PADDR 0x50000000
#define XCHAL_USER_VECOFS 0x00000340
#define XCHAL_USER_VECTOR_VADDR 0x60000340
#define XCHAL_USER_VECTOR_PADDR 0x60000340
#define XCHAL_KERNEL_VECOFS 0x00000300
#define XCHAL_KERNEL_VECTOR_VADDR 0x60000300
#define XCHAL_KERNEL_VECTOR_PADDR 0x60000300
#define XCHAL_DOUBLEEXC_VECOFS 0x000003C0
#define XCHAL_DOUBLEEXC_VECTOR_VADDR 0x600003C0
#define XCHAL_DOUBLEEXC_VECTOR_PADDR 0x600003C0
#define XCHAL_WINDOW_OF4_VECOFS 0x00000000
#define XCHAL_WINDOW_UF4_VECOFS 0x00000040
#define XCHAL_WINDOW_OF8_VECOFS 0x00000080
#define XCHAL_WINDOW_UF8_VECOFS 0x000000C0
#define XCHAL_WINDOW_OF12_VECOFS 0x00000100
#define XCHAL_WINDOW_UF12_VECOFS 0x00000140
#define XCHAL_WINDOW_VECTORS_VADDR 0x60000000
#define XCHAL_WINDOW_VECTORS_PADDR 0x60000000
#define XCHAL_INTLEVEL2_VECOFS 0x00000180
#define XCHAL_INTLEVEL2_VECTOR_VADDR 0x60000180
#define XCHAL_INTLEVEL2_VECTOR_PADDR 0x60000180
#define XCHAL_INTLEVEL3_VECOFS 0x000001C0
#define XCHAL_INTLEVEL3_VECTOR_VADDR 0x600001C0
#define XCHAL_INTLEVEL3_VECTOR_PADDR 0x600001C0
#define XCHAL_INTLEVEL4_VECOFS 0x00000200
#define XCHAL_INTLEVEL4_VECTOR_VADDR 0x60000200
#define XCHAL_INTLEVEL4_VECTOR_PADDR 0x60000200
#define XCHAL_INTLEVEL5_VECOFS 0x00000240
#define XCHAL_INTLEVEL5_VECTOR_VADDR 0x60000240
#define XCHAL_INTLEVEL5_VECTOR_PADDR 0x60000240
#define XCHAL_INTLEVEL6_VECOFS 0x00000280
#define XCHAL_INTLEVEL6_VECTOR_VADDR 0x60000280
#define XCHAL_INTLEVEL6_VECTOR_PADDR 0x60000280
#define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL6_VECOFS
#define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL6_VECTOR_VADDR
#define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL6_VECTOR_PADDR
#define XCHAL_NMI_VECOFS 0x000002C0
#define XCHAL_NMI_VECTOR_VADDR 0x600002C0
#define XCHAL_NMI_VECTOR_PADDR 0x600002C0
#define XCHAL_INTLEVEL7_VECOFS XCHAL_NMI_VECOFS
#define XCHAL_INTLEVEL7_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR
#define XCHAL_INTLEVEL7_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR
#define XCHAL_HAVE_DEBUG_ERI 1
#define XCHAL_HAVE_DEBUG_APB 0
#define XCHAL_HAVE_DEBUG_JTAG 1
#define XCHAL_HAVE_OCD 1
#define XCHAL_NUM_IBREAK 2
#define XCHAL_NUM_DBREAK 2
#define XCHAL_HAVE_OCD_DIR_ARRAY 0
#define XCHAL_HAVE_OCD_LS32DDR 1
#define XCHAL_HAVE_TRAX 1
#define XCHAL_TRAX_MEM_SIZE 262144
#define XCHAL_TRAX_MEM_SHAREABLE 0
#define XCHAL_TRAX_ATB_WIDTH 0
#define XCHAL_TRAX_TIME_WIDTH 0
#define XCHAL_NUM_PERF_COUNTERS 0
#define XCHAL_HAVE_TLBS 1
#define XCHAL_HAVE_SPANNING_WAY 1
#define XCHAL_SPANNING_WAY 0
#define XCHAL_HAVE_IDENTITY_MAP 1
#define XCHAL_HAVE_CACHEATTR 0
#define XCHAL_HAVE_MIMIC_CACHEATTR 1
#define XCHAL_HAVE_XLT_CACHEATTR 0
#define XCHAL_HAVE_PTP_MMU 0
#define XCHAL_MMU_ASID_BITS 0
#define XCHAL_MMU_RINGS 1
#define XCHAL_MMU_RING_BITS 0
#endif
#endif