Symbol: gr3d
drivers/gpu/drm/tegra/gr3d.c
105
struct gr3d *gr3d = to_gr3d(drm);
drivers/gpu/drm/tegra/gr3d.c
117
host1x_channel_put(gr3d->channel);
drivers/gpu/drm/tegra/gr3d.c
119
gr3d->channel = NULL;
drivers/gpu/drm/tegra/gr3d.c
132
struct gr3d *gr3d = to_gr3d(client);
drivers/gpu/drm/tegra/gr3d.c
134
context->channel = host1x_channel_get(gr3d->channel);
drivers/gpu/drm/tegra/gr3d.c
148
struct gr3d *gr3d = dev_get_drvdata(dev);
drivers/gpu/drm/tegra/gr3d.c
161
if (test_bit(offset, gr3d->addr_regs))
drivers/gpu/drm/tegra/gr3d.c
311
struct gr3d *gr3d = dev_get_drvdata(dev);
drivers/gpu/drm/tegra/gr3d.c
322
if (gr3d->nclocks == 1) {
drivers/gpu/drm/tegra/gr3d.c
326
clk = gr3d->clocks[0].clk;
drivers/gpu/drm/tegra/gr3d.c
328
for (i = 0; i < gr3d->nclocks; i++) {
drivers/gpu/drm/tegra/gr3d.c
329
if (WARN_ON(!gr3d->clocks[i].id))
drivers/gpu/drm/tegra/gr3d.c
332
if (!strcmp(gr3d->clocks[i].id, name)) {
drivers/gpu/drm/tegra/gr3d.c
333
clk = gr3d->clocks[i].clk;
drivers/gpu/drm/tegra/gr3d.c
338
if (WARN_ON(i == gr3d->nclocks))
drivers/gpu/drm/tegra/gr3d.c
373
static int gr3d_init_power(struct device *dev, struct gr3d *gr3d)
drivers/gpu/drm/tegra/gr3d.c
413
err = devm_pm_domain_attach_list(dev, &pd_data, &gr3d->pd_list);
drivers/gpu/drm/tegra/gr3d.c
420
static int gr3d_get_clocks(struct device *dev, struct gr3d *gr3d)
drivers/gpu/drm/tegra/gr3d.c
424
err = devm_clk_bulk_get_all(dev, &gr3d->clocks);
drivers/gpu/drm/tegra/gr3d.c
429
gr3d->nclocks = err;
drivers/gpu/drm/tegra/gr3d.c
431
if (gr3d->nclocks != gr3d->soc->num_clocks) {
drivers/gpu/drm/tegra/gr3d.c
432
dev_err(dev, "invalid number of clocks: %u\n", gr3d->nclocks);
drivers/gpu/drm/tegra/gr3d.c
439
static int gr3d_get_resets(struct device *dev, struct gr3d *gr3d)
drivers/gpu/drm/tegra/gr3d.c
443
gr3d->resets[RST_MC].id = "mc";
drivers/gpu/drm/tegra/gr3d.c
444
gr3d->resets[RST_MC2].id = "mc2";
drivers/gpu/drm/tegra/gr3d.c
445
gr3d->resets[RST_GR3D].id = "3d";
drivers/gpu/drm/tegra/gr3d.c
446
gr3d->resets[RST_GR3D2].id = "3d2";
drivers/gpu/drm/tegra/gr3d.c
447
gr3d->nresets = gr3d->soc->num_resets;
drivers/gpu/drm/tegra/gr3d.c
450
dev, gr3d->nresets, gr3d->resets);
drivers/gpu/drm/tegra/gr3d.c
456
if (WARN_ON(!gr3d->resets[RST_GR3D].rstc) ||
drivers/gpu/drm/tegra/gr3d.c
457
WARN_ON(!gr3d->resets[RST_GR3D2].rstc && gr3d->nresets == 4))
drivers/gpu/drm/tegra/gr3d.c
466
struct gr3d *gr3d;
drivers/gpu/drm/tegra/gr3d.c
470
gr3d = devm_kzalloc(&pdev->dev, sizeof(*gr3d), GFP_KERNEL);
drivers/gpu/drm/tegra/gr3d.c
471
if (!gr3d)
drivers/gpu/drm/tegra/gr3d.c
474
platform_set_drvdata(pdev, gr3d);
drivers/gpu/drm/tegra/gr3d.c
476
gr3d->soc = of_device_get_match_data(&pdev->dev);
drivers/gpu/drm/tegra/gr3d.c
482
err = gr3d_get_clocks(&pdev->dev, gr3d);
drivers/gpu/drm/tegra/gr3d.c
486
err = gr3d_get_resets(&pdev->dev, gr3d);
drivers/gpu/drm/tegra/gr3d.c
490
err = gr3d_init_power(&pdev->dev, gr3d);
drivers/gpu/drm/tegra/gr3d.c
494
INIT_LIST_HEAD(&gr3d->client.base.list);
drivers/gpu/drm/tegra/gr3d.c
495
gr3d->client.base.ops = &gr3d_client_ops;
drivers/gpu/drm/tegra/gr3d.c
496
gr3d->client.base.dev = &pdev->dev;
drivers/gpu/drm/tegra/gr3d.c
497
gr3d->client.base.class = HOST1X_CLASS_GR3D;
drivers/gpu/drm/tegra/gr3d.c
498
gr3d->client.base.syncpts = syncpts;
drivers/gpu/drm/tegra/gr3d.c
499
gr3d->client.base.num_syncpts = 1;
drivers/gpu/drm/tegra/gr3d.c
501
INIT_LIST_HEAD(&gr3d->client.list);
drivers/gpu/drm/tegra/gr3d.c
502
gr3d->client.version = gr3d->soc->version;
drivers/gpu/drm/tegra/gr3d.c
503
gr3d->client.ops = &gr3d_ops;
drivers/gpu/drm/tegra/gr3d.c
509
err = host1x_client_register(&gr3d->client.base);
drivers/gpu/drm/tegra/gr3d.c
518
set_bit(gr3d_addr_regs[i], gr3d->addr_regs);
drivers/gpu/drm/tegra/gr3d.c
525
struct gr3d *gr3d = platform_get_drvdata(pdev);
drivers/gpu/drm/tegra/gr3d.c
528
host1x_client_unregister(&gr3d->client.base);
drivers/gpu/drm/tegra/gr3d.c
533
struct gr3d *gr3d = dev_get_drvdata(dev);
drivers/gpu/drm/tegra/gr3d.c
536
host1x_channel_stop(gr3d->channel);
drivers/gpu/drm/tegra/gr3d.c
538
err = reset_control_bulk_assert(gr3d->nresets, gr3d->resets);
drivers/gpu/drm/tegra/gr3d.c
54
static inline struct gr3d *to_gr3d(struct tegra_drm_client *client)
drivers/gpu/drm/tegra/gr3d.c
552
clk_bulk_disable_unprepare(gr3d->nclocks, gr3d->clocks);
drivers/gpu/drm/tegra/gr3d.c
553
reset_control_bulk_release(gr3d->nresets, gr3d->resets);
drivers/gpu/drm/tegra/gr3d.c
56
return container_of(client, struct gr3d, client);
drivers/gpu/drm/tegra/gr3d.c
560
struct gr3d *gr3d = dev_get_drvdata(dev);
drivers/gpu/drm/tegra/gr3d.c
563
err = reset_control_bulk_acquire(gr3d->nresets, gr3d->resets);
drivers/gpu/drm/tegra/gr3d.c
569
err = clk_bulk_prepare_enable(gr3d->nclocks, gr3d->clocks);
drivers/gpu/drm/tegra/gr3d.c
575
err = reset_control_bulk_deassert(gr3d->nresets, gr3d->resets);
drivers/gpu/drm/tegra/gr3d.c
588
clk_bulk_disable_unprepare(gr3d->nclocks, gr3d->clocks);
drivers/gpu/drm/tegra/gr3d.c
590
reset_control_bulk_release(gr3d->nresets, gr3d->resets);
drivers/gpu/drm/tegra/gr3d.c
64
struct gr3d *gr3d = to_gr3d(drm);
drivers/gpu/drm/tegra/gr3d.c
67
gr3d->channel = host1x_channel_request(client);
drivers/gpu/drm/tegra/gr3d.c
68
if (!gr3d->channel)
drivers/gpu/drm/tegra/gr3d.c
97
host1x_channel_put(gr3d->channel);