#ifndef _SCIC_SDS_CONTROLLER_REGISTERS_H_
#define _SCIC_SDS_CONTROLLER_REGISTERS_H_
#ifdef __cplusplus
extern "C" {
#endif
#include <dev/isci/scil/scu_registers.h>
#include <dev/isci/scil/scic_sds_controller.h>
#define scic_sds_controller_smu_register_read(controller, reg) \
smu_register_read( \
(controller), \
(controller)->smu_registers->reg \
)
#define scic_sds_controller_smu_register_write(controller, reg, value) \
smu_register_write( \
(controller), \
(controller)->smu_registers->reg, \
(value) \
)
#define scu_afe_register_write(controller, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->afe.reg, \
(value) \
)
#define scu_afe_register_read(controller, reg) \
scu_register_read( \
(controller), \
(controller)->scu_registers->afe.reg \
)
#define scu_sgpio_peg0_register_read(controller, reg) \
scu_register_read( \
(controller), \
(controller)->scu_registers->peg0.sgpio.reg \
)
#define scu_sgpio_peg0_register_write(controller, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->peg0.sgpio.reg, \
(value) \
)
#define scu_controller_viit_register_write(controller, index, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->peg0.viit[index].reg, \
value \
)
#define scu_controller_scratch_ram_register_write(controller, index, value) \
scu_register_write( \
(controller), \
((SCU_REGISTERS_T *)scic_cb_pci_get_bar(controller, PATSBURG_SCU_BAR))->peg0.zpt0.table[index], \
value \
)
#define scu_controller_scratch_ram_register_read(controller, index) \
scu_register_read( \
(controller), \
((SCU_REGISTERS_T *)scic_cb_pci_get_bar(controller, PATSBURG_SCU_BAR))->peg0.zpt0.table[index] \
)
#define scu_controller_scratch_ram_register_write_ext(controller, index, value) \
scu_register_write( \
(controller), \
((SCU_REGISTERS_T *)scic_cb_pci_get_bar(controller, PATSBURG_SCU_BAR))->peg0.zpt1.table[index], \
value \
)
#define scu_controller_scratch_ram_register_read_ext(controller, index) \
scu_register_read( \
(controller), \
((SCU_REGISTERS_T *)scic_cb_pci_get_bar(controller, PATSBURG_SCU_BAR))->peg0.zpt1.table[index] \
)
#define SMU_PCP_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, post_context_port, value \
)
#define SMU_TCR_READ(controller, value) \
scic_sds_controller_smu_register_read( \
controller, task_context_range \
)
#define SMU_TCR_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, task_context_range, value \
)
#define SMU_HTTBAR_WRITE(controller, address) \
{ \
scic_sds_controller_smu_register_write( \
controller, \
host_task_table_lower, \
sci_cb_physical_address_lower(address) \
);\
scic_sds_controller_smu_register_write( \
controller, \
host_task_table_upper, \
sci_cb_physical_address_upper(address) \
); \
}
#define SMU_CQBAR_WRITE(controller, address) \
{ \
scic_sds_controller_smu_register_write( \
controller, \
completion_queue_lower, \
sci_cb_physical_address_lower(address) \
); \
scic_sds_controller_smu_register_write( \
controller, \
completion_queue_upper, \
sci_cb_physical_address_upper(address) \
); \
}
#define SMU_CQGR_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, completion_queue_get, value \
)
#define SMU_CQGR_READ(controller, value) \
scic_sds_controller_smu_register_read( \
controller, completion_queue_get \
)
#define SMU_CQPR_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, completion_queue_put, value \
)
#define SMU_RNCBAR_WRITE(controller, address) \
{ \
scic_sds_controller_smu_register_write( \
controller, \
remote_node_context_lower, \
sci_cb_physical_address_lower(address) \
); \
scic_sds_controller_smu_register_write( \
controller, \
remote_node_context_upper, \
sci_cb_physical_address_upper(address) \
); \
}
#define SMU_AMR_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, address_modifier \
)
#define SMU_IMR_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, interrupt_mask \
)
#define SMU_IMR_WRITE(controller, mask) \
scic_sds_controller_smu_register_write( \
controller, interrupt_mask, mask \
)
#define SMU_ISR_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, interrupt_status \
)
#define SMU_ISR_WRITE(controller, status) \
scic_sds_controller_smu_register_write( \
controller, interrupt_status, status \
)
#define SMU_ICC_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, interrupt_coalesce_control \
)
#define SMU_ICC_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, interrupt_coalesce_control, value \
)
#define SMU_CQC_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, completion_queue_control, value \
)
#define SMU_SMUSRCR_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, soft_reset_control, value \
)
#define SMU_TCA_WRITE(controller, index, value) \
scic_sds_controller_smu_register_write( \
controller, task_context_assignment[index], value \
)
#define SMU_TCA_READ(controller, index) \
scic_sds_controller_smu_register_read( \
controller, task_context_assignment[index] \
)
#define SMU_DCC_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, device_context_capacity \
)
#define SMU_DFC_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, device_function_capacity \
)
#define SMU_SMUCSR_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, control_status \
)
#define SMU_CGUCR_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, clock_gating_control \
)
#define SMU_CGUCR_WRITE(controller, value) \
scic_sds_controller_smu_register_write( \
controller, clock_gating_control, value \
)
#define SMU_CQPR_READ(controller) \
scic_sds_controller_smu_register_read( \
controller, completion_queue_put \
)
#define scic_sds_controller_scu_register_read(controller, reg) \
scu_register_read( \
(controller), \
(controller)->scu_registers->reg \
)
#define scic_sds_controller_scu_register_write(controller, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->reg, \
(value) \
)
#define scu_sdma_register_read(controller, reg) \
scu_register_read( \
(controller), \
(controller)->scu_registers->sdma.reg \
)
#define scu_sdma_register_write(controller, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->sdma.reg, \
(value) \
)
#define SCU_PUFATHAR_WRITE(controller, address) \
{ \
scu_sdma_register_write( \
controller, \
uf_address_table_lower, \
sci_cb_physical_address_lower(address) \
); \
scu_sdma_register_write( \
controller, \
uf_address_table_upper, \
sci_cb_physical_address_upper(address) \
); \
}
#define SCU_UFHBAR_WRITE(controller, address) \
{ \
scu_sdma_register_write( \
controller, \
uf_header_base_address_lower, \
sci_cb_physical_address_lower(address) \
); \
scu_sdma_register_write( \
controller, \
uf_header_base_address_upper, \
sci_cb_physical_address_upper(address) \
); \
}
#define SCU_UFQC_READ(controller) \
scu_sdma_register_read( \
controller, \
unsolicited_frame_queue_control \
)
#define SCU_UFQC_WRITE(controller, value) \
scu_sdma_register_write( \
controller, \
unsolicited_frame_queue_control, \
value \
)
#define SCU_UFQPP_READ(controller) \
scu_sdma_register_read( \
controller, \
unsolicited_frame_put_pointer \
)
#define SCU_UFQPP_WRITE(controller, value) \
scu_sdma_register_write( \
controller, \
unsolicited_frame_put_pointer, \
value \
)
#define SCU_UFQGP_WRITE(controller, value) \
scu_sdma_register_write( \
controller, \
unsolicited_frame_get_pointer, \
value \
)
#define SCU_PDMACR_READ(controller) \
scu_sdma_register_read( \
controller, \
pdma_configuration \
)
#define SCU_PDMACR_WRITE(controller, value) \
scu_sdma_register_write( \
controller, \
pdma_configuration, \
value \
)
#define SCU_CDMACR_READ(controller) \
scu_sdma_register_read( \
controller, \
cdma_configuration \
)
#define SCU_CDMACR_WRITE(controller, value) \
scu_sdma_register_write( \
controller, \
cdma_configuration, \
value \
)
#define scu_cram_register_read(controller, reg) \
scu_register_read( \
(controller), \
(controller)->scu_registers->cram.reg \
)
#define scu_cram_register_write(controller, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->cram.reg, \
(value) \
)
#define scu_fbram_register_read(controller, reg) \
scu_register_read( \
(controller), \
(controller)->scu_registers->fbram.reg \
)
#define scu_fbram_register_write(controller, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->fbram.reg, \
(value) \
)
#define SIGNLE_BIT_ERROR_CORRECTION_ENABLE 0x00000001
#define MULTI_BIT_ERROR_REPORTING_ENABLE 0x00000002
#define SINGLE_BIT_ERROR_REPORTING_ENABLE 0x00000004
#define SCU_SECR0_WRITE(controller, value) \
scu_cram_register_write( \
controller, \
sram_ecc_control_0, \
value \
)
#define SCU_SECR1_WRITE(controller, value) \
scu_fbram_register_write( \
controller, \
sram_ecc_control_1, \
value \
)
#define scu_ptsg_register_read(controller, reg) \
scu_register_read( \
(controller), \
(controller)->scu_registers->peg0.ptsg.reg \
)
#define scu_ptsg_register_write(controller, reg, value) \
scu_register_write( \
(controller), \
(controller)->scu_registers->peg0.ptsg.reg, \
(value) \
)
#define SCU_PTSGCR_READ(controller) \
scu_ptsg_register_read( \
(controller), \
control \
)
#define SCU_PTSGCR_WRITE(controller, value) \
scu_ptsg_register_write( \
(controller), \
control, \
value \
)
#define SCU_PTSGRTC_READ(controller) \
scu_ptsg_register_read( \
controller, \
real_time_clock \
)
#ifdef __cplusplus
}
#endif
#endif