t3_read_reg
status = t3_read_reg(adapter,
t3_read_reg(adapter,
t3_read_reg(adapter,
t3_read_reg(adapter,
*v1 = t3_read_reg(adapter, A_MC5_DB_DBGI_RSP_DATA0);
*v2 = t3_read_reg(adapter, A_MC5_DB_DBGI_RSP_DATA1);
*v3 = t3_read_reg(adapter, A_MC5_DB_DBGI_RSP_DATA2);
unsigned int server_base = t3_read_reg(adap, A_MC5_DB_SERVER_INDEX);
u32 cause = t3_read_reg(adap, A_MC5_DB_INT_CAUSE);
u32 cfg = t3_read_reg(adapter, A_MC5_DB_CONFIG);
u32 v = t3_read_reg(adapter, addr) & ~mask;
(void) t3_read_reg(adapter, addr); /* flush */
*vers = t3_read_reg(adapter, A_TP_EMBED_OP_FIELD1);
vers = t3_read_reg(adapter, A_TP_EMBED_OP_FIELD1);
*vals++ = t3_read_reg(adap, data_reg);
if (t3_read_reg(adap, A_CIM_HOST_ACC_CTRL) & F_HOSTBUSY)
*valp++ = t3_read_reg(adap, A_CIM_HOST_ACC_DATA);
*rx_cfg = t3_read_reg(mac->adapter, A_XGM_RX_CFG + mac->offset);
*rx_hash_high = t3_read_reg(mac->adapter, A_XGM_RX_HASH_HIGH +
*rx_hash_low = t3_read_reg(mac->adapter, A_XGM_RX_HASH_LOW +
(void) t3_read_reg(adapter, A_XGM_INT_STATUS + mac->offset);
link_fault = t3_read_reg(adapter, A_XGM_INT_STATUS + mac->offset);
t3_read_reg(adapter, A_XGM_INT_STATUS + mac->offset);
val = t3_read_reg(adap, mc7->offset + A_MC7_BD_OP);
val = t3_read_reg(adap,
val = t3_read_reg(adap, mc7->offset + A_MC7_BD_DATA1);
val64 = t3_read_reg(adap,
unsigned int status = t3_read_reg(adapter, reg) & mask;
if (t3_read_reg(adapter, A_PCIE_INT_CAUSE) & F_PEXERR)
t3_read_reg(adapter, A_PCIE_PEX_ERR));
u32 cause = t3_read_reg(adapter, mc7->offset + A_MC7_INT_CAUSE);
t3_read_reg(adapter, mc7->offset + A_MC7_CE_ADDR),
t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA0),
t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA1),
t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA2));
t3_read_reg(adapter, mc7->offset + A_MC7_UE_ADDR),
t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA0),
t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA1),
t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA2));
addr = t3_read_reg(adapter,
*valp = G_I2C_DATA(t3_read_reg(adapter, A_I2C_DATA));
cause = (t3_read_reg(adap, A_XGM_INT_CAUSE + mac->offset)
t3_read_reg(adap, A_XGM_INT_ENABLE + mac->offset)) {
u32 i, cause = t3_read_reg(adapter, A_T3DBG_INT_CAUSE);
u32 cause = t3_read_reg(adapter, A_PL_INT_CAUSE0);
(void) t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
(void) t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
(void) t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
(void) t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
ctrl = t3_read_reg(adapter, A_SG_CONTROL);
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
*valp = t3_read_reg(adapter, A_MI1_DATA);
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
return G_CQ_INDEX(t3_read_reg(adapter, A_SG_CONTEXT_DATA0));
if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
data[0] = t3_read_reg(adapter, A_SG_CONTEXT_DATA0);
data[1] = t3_read_reg(adapter, A_SG_CONTEXT_DATA1);
data[2] = t3_read_reg(adapter, A_SG_CONTEXT_DATA2);
data[3] = t3_read_reg(adapter, A_SG_CONTEXT_DATA3);
val = t3_read_reg(adapter, A_TP_RSS_LKP_TABLE);
val = t3_read_reg(adapter, A_TP_RSS_MAP_TABLE);
val |= t3_read_reg(adap, A_TP_PIO_DATA) & ~mask;
return t3_read_reg(adap, A_TP_PIO_DATA);
*valp = t3_read_reg(adapter, A_MI1_DATA);
val = t3_read_reg(adap, A_TP_PARA_REG3);
val = t3_read_reg(adap, A_TP_MTU_TABLE);
incr[mtu][w] = (unsigned short)t3_read_reg(adap,
pace_vals[i] = t3_read_reg(adap, A_TP_PACE_TABLE) * tick_ns;
(void) t3_read_reg(adapter, A_TP_PIO_DATA);
v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
t3_read_reg(adap, A_TP_TM_PIO_DATA);
v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
(void) t3_read_reg(adapter, A_XGM_XAUI_IMP);
v = t3_read_reg(adapter, A_XGM_XAUI_IMP);
(void) t3_read_reg(adapter, addr); /* flush */
if (!(t3_read_reg(adapter, addr) & F_BUSY))
val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
(void) t3_read_reg(adapter, mc7->offset + A_MC7_CAL);
if (t3_read_reg(adapter, mc7->offset + A_MC7_CAL) &
(void) t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
(void) t3_read_reg(adapter, mc7->offset + A_MC7_REF); /* flush */
(void) t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP); /* flush */
val = t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);
fst_trn_tx = G_NUMFSTTRNSEQ(t3_read_reg(adap, A_PCIE_PEX_CTRL0));
G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE));
(void) t3_read_reg(adapter, A_CIM_BOOT_CFG); /* flush */
} while (t3_read_reg(adapter, A_CIM_HOST_ACC_DATA) && --attempts);
pci_mode = t3_read_reg(adapter, A_PCIX_MODE);
cfg = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
(void) t3_read_reg(adapter, A_XGM_PORT_CFG);
(void) t3_read_reg(adapter, A_XGM_PORT_CFG);
(void) t3_read_reg(adapter, A_XGM_PORT_CFG);
if (t3_read_reg(adap, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
adapter->params.rev = t3_read_reg(adapter, A_PL_REV);
*val = t3_read_reg(adapter, A_CIM_HOST_ACC_DATA);
u32 val = t3_read_reg(adapter, reg);
if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
*valp = t3_read_reg(adapter, A_SF_DATA);
if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
(void) t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
(void) t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
store_mps = t3_read_reg(adap, A_MPS_CFG);
(void) t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
store = t3_read_reg(adap, A_TP_PIO_DATA);
u32 intr = t3_read_reg(adap, A_XGM_INT_ENABLE + oft);
(void) t3_read_reg(adap, A_XGM_PORT_CFG + oft);
(void) t3_read_reg(adap, A_XGM_PORT_CFG + oft);
(void) t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
(void) t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
u32 v = t3_read_reg(mac->adapter, reg);
t3_read_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_LOW_1); /* flush */
u32 v = t3_read_reg(mac->adapter, reg);
t3_read_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_LOW_1); /* flush */
(t3_read_reg(adap, A_XGM_RX_CTRL + mac->offset) & F_RXEN)) {
v = t3_read_reg(adap, A_XGM_RX_CFG + mac->offset);
int cfg = t3_read_reg(adap, A_XGM_PORT_CFG + mac->offset);
v = t3_read_reg(adap, A_XGM_RXFIFO_CFG + mac->offset);
G_RXMAXPKTSIZE(t3_read_reg(adap,
val = t3_read_reg(adap, A_XGM_RXFIFO_CFG + oft);
u32 old = t3_read_reg(adap, A_XGM_PORT_CFG + oft);
val = t3_read_reg(adap, A_XGM_RXFIFO_CFG + oft);
G_RXMAXPKTSIZE(t3_read_reg(adap,
mac->tx_tcnt = (G_TXDROPCNTCH0RCVD(t3_read_reg(adap,
mac->tx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap,
mac->rx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap,
tx_mcnt = t3_read_reg(adap, A_XGM_STAT_TX_FRAME_LOW);
tx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap,
cfg = t3_read_reg(adap, A_MPS_CFG);
tx_tcnt = (G_TXDROPCNTCH0RCVD(t3_read_reg(adap,
t3_read_reg(adap, A_XGM_TX_CTRL + mac->offset); /* flush */
t3_read_reg(adap, A_XGM_TX_CTRL + mac->offset); /* flush */
(void)t3_read_reg(adap, ctrl);
#define RMON_READ(mac, addr) t3_read_reg(mac->adapter, addr + mac->offset)
v = t3_read_reg(mac->adapter, A_TP_MIB_RDATA);
(void) t3_read_reg(sc, A_PL_INT_ENABLE0);
cause = t3_read_reg(sc, A_SG_INT_CAUSE) & (F_RSPQSTARVE | F_FLEMPTY);
v = t3_read_reg(sc, A_SG_RSPQ_FL_STATUS) & ~0xff00;
cause = t3_read_reg(sc, A_XGM_INT_CAUSE + mac->offset);
edata->val = t3_read_reg(sc, edata->addr);
*p++ = t3_read_reg(ap, start);
uint32_t status = t3_read_reg(sc, A_SG_RSPQ_FL_STATUS);
map = t3_read_reg(adap, A_SG_DATA_INTR);
(void) t3_read_reg(adap, A_PL_INT_ENABLE0);
(void) t3_read_reg(adap, A_PL_INT_ENABLE0);
status = t3_read_reg(adapter, A_SG_INT_CAUSE);
v = t3_read_reg(adapter, A_SG_RSPQ_FL_STATUS);
(void) t3_read_reg(sc, A_PL_INT_ENABLE0);