#include <arm/asm.h>
#include <arm/cpuconf.h>
ENTRY(armv7_bs_r_1)
dsb sy
ldrb r0, [r1, r2]
mov pc, lr
ENTRY(armv7_bs_r_2)
dsb sy
ldrh r0, [r1, r2]
mov pc, lr
ENTRY(armv7_bs_r_4)
dsb sy
ldr r0, [r1, r2]
mov pc, lr
ENTRY(armv7_bs_w_1)
strb r3, [r1, r2]
dsb sy
mov pc, lr
ENTRY(armv7_bs_w_2)
strh r3, [r1, r2]
dsb sy
mov pc, lr
ENTRY(armv7_bs_w_4)
str r3, [r1, r2]
dsb sy
mov pc, lr
ENTRY(armv7_bs_rm_1)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrb r3, [r0]
strb r3, [r1], #1
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_rm_2)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrh r3, [r0]
strh r3, [r1], #2
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_rm_4)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldr r3, [r0]
str r3, [r1], #4
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_wm_1)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrb r3, [r1], #1
strb r3, [r0]
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_wm_2)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrh r3, [r1], #2
strh r3, [r0]
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_wm_4)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldr r3, [r1], #4
str r3, [r0]
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_rr_1)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrb r3, [r0], #1
strb r3, [r1], #1
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_rr_2)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrh r3, [r0], #2
strh r3, [r1], #2
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_rr_4)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldr r3, [r0], #4
str r3, [r1], #4
subs r2, r2, #1
bne 1b
mov pc, lr
ENTRY(armv7_bs_wr_1)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrb r3, [r1], #1
strb r3, [r0], #1
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_wr_2)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldrh r3, [r1], #2
strh r3, [r0], #2
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_wr_4)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: ldr r3, [r1], #4
str r3, [r0], #4
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_sr_1)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: strb r1, [r0], #1
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_sr_2)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: strh r1, [r0], #2
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_sr_4)
add r0, r1, r2
mov r1, r3
ldr r2, [sp, #0]
teq r2, #0
moveq pc, lr
1: str r1, [r0], #4
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
ENTRY(armv7_bs_c_2)
add r0, r1, r2
ldr r2, [sp, #0]
add r1, r2, r3
ldr r2, [sp, #4]
teq r2, #0
moveq pc, lr
cmp r0, r1
blt 2f
1: ldrh r3, [r0], #2
strh r3, [r1], #2
subs r2, r2, #1
bne 1b
dsb sy
mov pc, lr
2: add r0, r0, r2, lsl #1
add r1, r1, r2, lsl #1
sub r0, r0, #2
sub r1, r1, #2
3: ldrh r3, [r0], #-2
strh r3, [r1], #-2
subs r2, r2, #1
bne 3b
dsb sy
mov pc, lr