IXL_DMA_LEN
0, IXL_DMA_LEN(&sc->sc_atq),
0, IXL_DMA_LEN(&sc->sc_arq),
0, IXL_DMA_LEN(&sc->sc_arq),
0, IXL_DMA_LEN(&sc->sc_atq),
0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_POSTWRITE);
0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_PREWRITE);
0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_POSTREAD);
0, IXL_DMA_LEN(&txr->txr_mem), BUS_DMASYNC_PREREAD);
0, IXL_DMA_LEN(&rxr->rxr_mem),
0, IXL_DMA_LEN(&rxr->rxr_mem),
0, IXL_DMA_LEN(&sc->sc_arq),
0, IXL_DMA_LEN(&sc->sc_arq),
0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_POSTWRITE);
0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_PREWRITE);
0, IXL_DMA_LEN(&sc->sc_atq),
0, IXL_DMA_LEN(&sc->sc_atq),
0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_POSTWRITE);
0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_PREWRITE);
0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_POSTREAD);
0, IXL_DMA_LEN(&sc->sc_atq), BUS_DMASYNC_PREREAD);
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(&idm), 0, IXL_DMA_LEN(&idm),
(IXL_DMA_LEN(idm) > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
htolem16(&iaq.iaq_datalen, IXL_DMA_LEN(idm));
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(idm), 0, IXL_DMA_LEN(idm),
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(idm), 0, IXL_DMA_LEN(idm),
(IXL_DMA_LEN(vsi) > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
htolem16(&iaq.iaq_datalen, IXL_DMA_LEN(vsi));
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
(IXL_DMA_LEN(vsi) > I40E_AQ_LARGE_BUF ? IXL_AQ_LB : 0));
htolem16(&iaq.iaq_datalen, IXL_DMA_LEN(vsi));
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
bus_dmamap_sync(sc->sc_dmat, IXL_DMA_MAP(vsi), 0, IXL_DMA_LEN(vsi),
memset(kva, 0, IXL_DMA_LEN(&sc->sc_hmc_pd));
0, IXL_DMA_LEN(&sc->sc_hmc_pd),
0, IXL_DMA_LEN(&sc->sc_hmc_sd),