Symbol: ENGINE_READ
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
1595
acthd = ENGINE_READ(engine, RING_ACTHD);
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
1597
acthd = ENGINE_READ(engine, ACTHD);
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
1609
bbaddr = ENGINE_READ(engine, RING_BBADDR);
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
1856
if ((ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) !=
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
1857
(ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR))
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
1862
!(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE))
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2092
drm_printf(m, "\tCCID: 0x%08x\n", ENGINE_READ(engine, CCID));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2095
ENGINE_READ(engine, RING_EXECLIST_STATUS_HI));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2097
ENGINE_READ(engine, RING_EXECLIST_STATUS_LO));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2100
ENGINE_READ(engine, RING_START));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2102
ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR);
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2104
ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR);
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2106
ENGINE_READ(engine, RING_CTL),
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2107
ENGINE_READ(engine, RING_CTL) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2110
ENGINE_READ(engine, RING_MI_MODE),
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2111
ENGINE_READ(engine, RING_MI_MODE) & (MODE_IDLE) ? " [idle]" : "");
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2116
ENGINE_READ(engine, RING_IMR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2118
ENGINE_READ(engine, RING_ESR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2120
ENGINE_READ(engine, RING_EMR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2122
ENGINE_READ(engine, RING_EIR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2134
addr = ENGINE_READ(engine, RING_DMA_FADD);
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2136
addr = ENGINE_READ(engine, DMA_FADD_I8XX);
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2141
ENGINE_READ(engine, RING_IPEIR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2143
ENGINE_READ(engine, RING_IPEHR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2145
drm_printf(m, "\tIPEIR: 0x%08x\n", ENGINE_READ(engine, IPEIR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2146
drm_printf(m, "\tIPEHR: 0x%08x\n", ENGINE_READ(engine, IPEHR));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2167
ENGINE_READ(engine, RING_EXECLIST_STATUS_LO),
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2168
ENGINE_READ(engine, RING_EXECLIST_STATUS_HI),
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2217
ENGINE_READ(engine, RING_PP_DIR_BASE));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2219
ENGINE_READ(engine, RING_PP_DIR_BASE_READ));
sys/dev/pci/drm/i915/gt/intel_engine_cs.c
2221
ENGINE_READ(engine, RING_PP_DIR_DCLV));
sys/dev/pci/drm/i915/gt/intel_execlists_submission.c
1974
ENGINE_READ(engine, RING_START),
sys/dev/pci/drm/i915/gt/intel_execlists_submission.c
1975
ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR,
sys/dev/pci/drm/i915/gt/intel_execlists_submission.c
1976
ENGINE_READ(engine, RING_TAIL) & TAIL_ADDR,
sys/dev/pci/drm/i915/gt/intel_execlists_submission.c
1977
ENGINE_READ(engine, RING_CTL),
sys/dev/pci/drm/i915/gt/intel_execlists_submission.c
1978
ENGINE_READ(engine, RING_MI_MODE));
sys/dev/pci/drm/i915/gt/intel_execlists_submission.c
2495
eir = ENGINE_READ(engine, RING_EIR) & GENMASK(15, 0);
sys/dev/pci/drm/i915/gt/intel_execlists_submission.c
2896
status = ENGINE_READ(engine, RING_ESR);
sys/dev/pci/drm/i915/gt/intel_ring_submission.c
1101
(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0);
sys/dev/pci/drm/i915/gt/intel_ring_submission.c
124
if ((ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0)
sys/dev/pci/drm/i915/gt/intel_ring_submission.c
295
ENGINE_READ(engine, RING_CTL),
sys/dev/pci/drm/i915/gt/intel_ring_submission.c
296
ENGINE_READ(engine, RING_CTL) & RING_VALID,
sys/dev/pci/drm/i915/gt/intel_ring_submission.c
297
ENGINE_READ(engine, RING_HEAD), ring->head,
sys/dev/pci/drm/i915/gt/intel_ring_submission.c
298
ENGINE_READ(engine, RING_TAIL), ring->tail,
sys/dev/pci/drm/i915/gt/intel_ring_submission.c
299
ENGINE_READ(engine, RING_START),
sys/dev/pci/drm/i915/i915_gpu_error.c
1346
ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL);
sys/dev/pci/drm/i915/i915_gpu_error.c
1370
ee->esr = ENGINE_READ(engine, RING_ESR);
sys/dev/pci/drm/i915/i915_gpu_error.c
1371
ee->faddr = ENGINE_READ(engine, RING_DMA_FADD);
sys/dev/pci/drm/i915/i915_gpu_error.c
1372
ee->ipeir = ENGINE_READ(engine, RING_IPEIR);
sys/dev/pci/drm/i915/i915_gpu_error.c
1373
ee->ipehr = ENGINE_READ(engine, RING_IPEHR);
sys/dev/pci/drm/i915/i915_gpu_error.c
1374
ee->instps = ENGINE_READ(engine, RING_INSTPS);
sys/dev/pci/drm/i915/i915_gpu_error.c
1375
ee->bbaddr = ENGINE_READ(engine, RING_BBADDR);
sys/dev/pci/drm/i915/i915_gpu_error.c
1376
ee->ccid = ENGINE_READ(engine, CCID);
sys/dev/pci/drm/i915/i915_gpu_error.c
1378
ee->faddr |= (u64)ENGINE_READ(engine, RING_DMA_FADD_UDW) << 32;
sys/dev/pci/drm/i915/i915_gpu_error.c
1379
ee->bbaddr |= (u64)ENGINE_READ(engine, RING_BBADDR_UDW) << 32;
sys/dev/pci/drm/i915/i915_gpu_error.c
1381
ee->bbstate = ENGINE_READ(engine, RING_BBSTATE);
sys/dev/pci/drm/i915/i915_gpu_error.c
1383
ee->faddr = ENGINE_READ(engine, DMA_FADD_I8XX);
sys/dev/pci/drm/i915/i915_gpu_error.c
1384
ee->ipeir = ENGINE_READ(engine, IPEIR);
sys/dev/pci/drm/i915/i915_gpu_error.c
1385
ee->ipehr = ENGINE_READ(engine, IPEHR);
sys/dev/pci/drm/i915/i915_gpu_error.c
1389
ee->cmd_cctl = ENGINE_READ(engine, RING_CMD_CCTL);
sys/dev/pci/drm/i915/i915_gpu_error.c
1390
ee->cscmdop = ENGINE_READ(engine, RING_CSCMDOP);
sys/dev/pci/drm/i915/i915_gpu_error.c
1391
ee->ctx_sr_ctl = ENGINE_READ(engine, RING_CTX_SR_CTL);
sys/dev/pci/drm/i915/i915_gpu_error.c
1392
ee->dma_faddr_hi = ENGINE_READ(engine, RING_DMA_FADD_UDW);
sys/dev/pci/drm/i915/i915_gpu_error.c
1393
ee->dma_faddr_lo = ENGINE_READ(engine, RING_DMA_FADD);
sys/dev/pci/drm/i915/i915_gpu_error.c
1394
ee->nopid = ENGINE_READ(engine, RING_NOPID);
sys/dev/pci/drm/i915/i915_gpu_error.c
1395
ee->excc = ENGINE_READ(engine, RING_EXCC);
sys/dev/pci/drm/i915/i915_gpu_error.c
1400
ee->instpm = ENGINE_READ(engine, RING_INSTPM);
sys/dev/pci/drm/i915/i915_gpu_error.c
1402
ee->start = ENGINE_READ(engine, RING_START);
sys/dev/pci/drm/i915/i915_gpu_error.c
1403
ee->head = ENGINE_READ(engine, RING_HEAD);
sys/dev/pci/drm/i915/i915_gpu_error.c
1404
ee->tail = ENGINE_READ(engine, RING_TAIL);
sys/dev/pci/drm/i915/i915_gpu_error.c
1405
ee->ctl = ENGINE_READ(engine, RING_CTL);
sys/dev/pci/drm/i915/i915_gpu_error.c
1407
ee->mode = ENGINE_READ(engine, RING_MI_MODE);
sys/dev/pci/drm/i915/i915_gpu_error.c
1445
ee->vm_info.gfx_mode = ENGINE_READ(engine, RING_MODE_GEN7);
sys/dev/pci/drm/i915/i915_gpu_error.c
1449
ENGINE_READ(engine, RING_PP_DIR_BASE_READ);
sys/dev/pci/drm/i915/i915_gpu_error.c
1452
ENGINE_READ(engine, RING_PP_DIR_BASE);
sys/dev/pci/drm/i915/i915_request.c
2331
u32 ring = ENGINE_READ(engine, RING_START);