Symbol: mmDPG_WATERMARK_MASK_CONTROL
sys/dev/pci/drm/amd/amdgpu/dce_v10_0.c
1125
wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
sys/dev/pci/drm/amd/amdgpu/dce_v10_0.c
1127
WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
sys/dev/pci/drm/amd/amdgpu/dce_v10_0.c
1134
WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
sys/dev/pci/drm/amd/amdgpu/dce_v10_0.c
1140
WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
sys/dev/pci/drm/amd/amdgpu/dce_v8_0.c
1078
wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
sys/dev/pci/drm/amd/amdgpu/dce_v8_0.c
1082
WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
sys/dev/pci/drm/amd/amdgpu/dce_v8_0.c
1087
tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
sys/dev/pci/drm/amd/amdgpu/dce_v8_0.c
1090
WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
sys/dev/pci/drm/amd/amdgpu/dce_v8_0.c
1095
WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
sys/dev/pci/drm/amd/display/dc/resource/dce80/dce80_resource.c
117
- mmDPG_WATERMARK_MASK_CONTROL),
sys/dev/pci/drm/amd/display/dc/resource/dce80/dce80_resource.c
123
- mmDPG_WATERMARK_MASK_CONTROL),
sys/dev/pci/drm/amd/display/dc/resource/dce80/dce80_resource.c
129
- mmDPG_WATERMARK_MASK_CONTROL),
sys/dev/pci/drm/amd/display/dc/resource/dce80/dce80_resource.c
135
- mmDPG_WATERMARK_MASK_CONTROL),
sys/dev/pci/drm/amd/display/dc/resource/dce80/dce80_resource.c
141
- mmDPG_WATERMARK_MASK_CONTROL),
sys/dev/pci/drm/amd/display/dc/resource/dce80/dce80_resource.c
147
- mmDPG_WATERMARK_MASK_CONTROL),