Symbol: REG_SET_2
sys/dev/pci/drm/amd/display/dc/dccg/dcn20/dcn20_dccg.c
64
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn21/dcn21_dccg.c
88
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn31/dcn31_dccg.c
71
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn314/dcn314_dccg.c
342
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn314/dcn314_dccg.c
348
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn35/dcn35_dccg.c
1040
REG_SET_2(DPPCLK_DTO_PARAM[inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn35/dcn35_dccg.c
1057
REG_SET_2(DPPCLK_DTO_PARAM[inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn35/dcn35_dccg.c
1170
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn35/dcn35_dccg.c
1675
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn35/dcn35_dccg.c
1681
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn35/dcn35_dccg.c
2172
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dccg/dcn401/dcn401_dccg.c
94
REG_SET_2(DPPCLK_DTO_PARAM[dpp_inst], 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_aux.c
248
value = REG_SET_2(AUX_SW_DATA, value,
sys/dev/pci/drm/amd/display/dc/dce/dce_i2c_hw.c
231
value = REG_SET_2(DC_I2C_DATA, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_i2c_hw.c
239
REG_SET_2(DC_I2C_DATA, value,
sys/dev/pci/drm/amd/display/dc/dce/dce_ipp.c
117
REG_SET_2(CUR_SIZE, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_ipp.c
147
REG_SET_2(PRESCALE_VALUES_GRPH_R, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_ipp.c
151
REG_SET_2(PRESCALE_VALUES_GRPH_G, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_ipp.c
155
REG_SET_2(PRESCALE_VALUES_GRPH_B, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_ipp.c
242
REG_SET_2(DEGAMMA_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_ipp.c
55
REG_SET_2(CUR_POSITION, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_ipp.c
59
REG_SET_2(CUR_HOT_SPOT, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_link_encoder.c
188
REG_SET_2(DP_DPHY_SYM2, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_mem_input.c
172
REG_SET_2(DPG_PIPE_URGENCY_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_mem_input.c
187
REG_SET_2(DPG_PIPE_URGENCY_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_mem_input.c
202
REG_SET_2(DPG_PIPE_URGENCY_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_mem_input.c
206
REG_SET_2(DPG_PIPE_URGENT_LEVEL_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_mem_input.c
575
REG_SET_2(GRPH_SWAP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_mem_input.c
823
REG_SET_2(GRPH_SECONDARY_SURFACE_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
367
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
375
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
380
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
385
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
391
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
396
REG_SET_2(FMT_CLAMP_COMPONENT_R, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
400
REG_SET_2(FMT_CLAMP_COMPONENT_G, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
404
REG_SET_2(FMT_CLAMP_COMPONENT_B, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
427
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
435
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
440
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
445
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_opp.c
451
REG_SET_2(FMT_CLAMP_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_stream_encoder.c
453
REG_SET_2(DP_MSA_TIMING_PARAM1, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_stream_encoder.c
478
REG_SET_2(DP_MSA_TIMING_PARAM2, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_stream_encoder.c
495
REG_SET_2(DP_MSA_TIMING_PARAM4, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_stream_encoder.c
711
REG_SET_2(DP_MSE_RATE_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1082
REG_SET_2(GAMUT_REMAP_C11_C12, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1085
REG_SET_2(GAMUT_REMAP_C13_C14, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1088
REG_SET_2(GAMUT_REMAP_C21_C22, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1091
REG_SET_2(GAMUT_REMAP_C23_C24, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1094
REG_SET_2(GAMUT_REMAP_C31_C32, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1097
REG_SET_2(GAMUT_REMAP_C33_C34, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1244
REG_SET_2(OUTPUT_CSC_C11_C12, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1249
REG_SET_2(OUTPUT_CSC_C13_C14, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1254
REG_SET_2(OUTPUT_CSC_C21_C22, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1259
REG_SET_2(OUTPUT_CSC_C23_C24, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1264
REG_SET_2(OUTPUT_CSC_C31_C32, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1269
REG_SET_2(OUTPUT_CSC_C33_C34, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
131
REG_SET_2(SCL_TAP_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1490
REG_SET_2(REGAMMA_CNTLA_START_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
1500
REG_SET_2(REGAMMA_CNTLA_END_CNTL2, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
167
REG_SET_2(SCL_TAP_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
202
REG_SET_2(EXT_OVERSCAN_LEFT_RIGHT, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
205
REG_SET_2(EXT_OVERSCAN_TOP_BOTTOM, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
269
REG_SET_2(VIEWPORT_START, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
273
REG_SET_2(VIEWPORT_SIZE, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
353
REG_SET_2(SCL_HORZ_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
357
REG_SET_2(SCL_VERT_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
377
REG_SET_2(SCL_HORZ_FILTER_INIT_RGB_LUMA, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
382
REG_SET_2(SCL_HORZ_FILTER_INIT_CHROMA, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
386
REG_SET_2(SCL_VERT_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
421
REG_SET_2(LB_MEMORY_CTRL, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
618
REG_SET_2(OUT_CLAMP_CONTROL_B_CB, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
622
REG_SET_2(OUT_CLAMP_CONTROL_G_Y, 0,
sys/dev/pci/drm/amd/display/dc/dce/dce_transform.c
626
REG_SET_2(OUT_CLAMP_CONTROL_R_CR, 0,
sys/dev/pci/drm/amd/display/dc/dcn10/dcn10_cm_common.c
112
REG_SET_2(reg->start_end_cntl2_b, 0,
sys/dev/pci/drm/amd/display/dc/dcn10/dcn10_cm_common.c
118
REG_SET_2(reg->start_end_cntl2_g, 0,
sys/dev/pci/drm/amd/display/dc/dcn10/dcn10_cm_common.c
124
REG_SET_2(reg->start_end_cntl2_r, 0,
sys/dev/pci/drm/amd/display/dc/dcn10/dcn10_cm_common.c
56
REG_SET_2(cur_csc_reg, 0,
sys/dev/pci/drm/amd/display/dc/dcn10/dcn10_cm_common.c
93
REG_SET_2(reg->start_cntl_b, 0,
sys/dev/pci/drm/amd/display/dc/dcn10/dcn10_cm_common.c
96
REG_SET_2(reg->start_cntl_g, 0,
sys/dev/pci/drm/amd/display/dc/dcn10/dcn10_cm_common.c
99
REG_SET_2(reg->start_cntl_r, 0,
sys/dev/pci/drm/amd/display/dc/dcn20/dcn20_vmid.c
88
REG_SET_2(CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dcn30/dcn30_cm_common.c
51
REG_SET_2(reg->start_cntl_b, 0,
sys/dev/pci/drm/amd/display/dc/dcn30/dcn30_cm_common.c
54
REG_SET_2(reg->start_cntl_g, 0,
sys/dev/pci/drm/amd/display/dc/dcn30/dcn30_cm_common.c
57
REG_SET_2(reg->start_cntl_r, 0,
sys/dev/pci/drm/amd/display/dc/dcn30/dcn30_cm_common.c
75
REG_SET_2(reg->start_end_cntl2_b, 0,
sys/dev/pci/drm/amd/display/dc/dcn30/dcn30_cm_common.c
78
REG_SET_2(reg->start_end_cntl2_g, 0,
sys/dev/pci/drm/amd/display/dc/dcn30/dcn30_cm_common.c
81
REG_SET_2(reg->start_end_cntl2_r, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn10/dcn10_link_encoder.c
159
REG_SET_2(DP_DPHY_SYM2, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn10/dcn10_stream_encoder.c
418
REG_SET_2(DP_MSA_TIMING_PARAM1, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn10/dcn10_stream_encoder.c
442
REG_SET_2(DP_MSA_TIMING_PARAM2, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn10/dcn10_stream_encoder.c
457
REG_SET_2(DP_MSA_TIMING_PARAM4, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn10/dcn10_stream_encoder.c
645
REG_SET_2(DP_MSE_RATE_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn20/dcn20_stream_encoder.c
175
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL1, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn20/dcn20_stream_encoder.c
185
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL2, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn20/dcn20_stream_encoder.c
195
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL3, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn20/dcn20_stream_encoder.c
205
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL4, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
226
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL1, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
236
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL2, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
246
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL3, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
256
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL4, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
266
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL7, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
276
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL8, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
286
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL9, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn30/dcn30_dio_stream_encoder.c
291
REG_SET_2(HDMI_GENERIC_PACKET_CONTROL6, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn401/dcn401_dio_stream_encoder.c
659
REG_SET_2(DP_MSA_TIMING_PARAM1, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn401/dcn401_dio_stream_encoder.c
683
REG_SET_2(DP_MSA_TIMING_PARAM2, 0,
sys/dev/pci/drm/amd/display/dc/dio/dcn401/dcn401_dio_stream_encoder.c
698
REG_SET_2(DP_MSA_TIMING_PARAM4, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_cm.c
571
REG_SET_2(CM_BNS_VALUES_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_cm.c
575
REG_SET_2(CM_BNS_VALUES_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_cm.c
579
REG_SET_2(CM_BNS_VALUES_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
202
REG_SET_2(LB_DATA_FORMAT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
210
REG_SET_2(LB_MEMORY_CTRL, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
368
REG_SET_2(SCL_MODE, scl_mode,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
533
REG_SET_2(SCL_HORZ_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
539
REG_SET_2(SCL_HORZ_FILTER_INIT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
545
REG_SET_2(SCL_VERT_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
554
REG_SET_2(SCL_VERT_FILTER_INIT_BOT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
561
REG_SET_2(SCL_VERT_FILTER_INIT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
570
REG_SET_2(SCL_VERT_FILTER_INIT_BOT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
590
REG_SET_2(RECOUT_START, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
596
REG_SET_2(RECOUT_SIZE, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
649
REG_SET_2(MPC_SIZE, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
674
REG_SET_2(SCL_BLACK_OFFSET, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn10/dcn10_dpp_dscl.c
679
REG_SET_2(SCL_BLACK_OFFSET, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp.c
115
REG_SET_2(FORMAT_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
1065
REG_SET_2(CM_3DLUT_DATA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
1069
REG_SET_2(CM_3DLUT_DATA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
1073
REG_SET_2(CM_3DLUT_DATA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
637
REG_SET_2(CM_SHAPER_RAMA_START_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
640
REG_SET_2(CM_SHAPER_RAMA_START_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
643
REG_SET_2(CM_SHAPER_RAMA_START_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
647
REG_SET_2(CM_SHAPER_RAMA_END_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
651
REG_SET_2(CM_SHAPER_RAMA_END_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
655
REG_SET_2(CM_SHAPER_RAMA_END_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
787
REG_SET_2(CM_SHAPER_RAMB_START_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
790
REG_SET_2(CM_SHAPER_RAMB_START_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
793
REG_SET_2(CM_SHAPER_RAMB_START_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
797
REG_SET_2(CM_SHAPER_RAMB_END_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
801
REG_SET_2(CM_SHAPER_RAMB_END_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn20/dcn20_dpp_cm.c
805
REG_SET_2(CM_SHAPER_RAMB_END_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn201/dcn201_dpp.c
60
REG_SET_2(FORMAT_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1049
REG_SET_2(CM_SHAPER_RAMB_START_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1052
REG_SET_2(CM_SHAPER_RAMB_START_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1055
REG_SET_2(CM_SHAPER_RAMB_START_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1059
REG_SET_2(CM_SHAPER_RAMB_END_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1063
REG_SET_2(CM_SHAPER_RAMB_END_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1067
REG_SET_2(CM_SHAPER_RAMB_END_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1332
REG_SET_2(CM_3DLUT_DATA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1336
REG_SET_2(CM_3DLUT_DATA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
1340
REG_SET_2(CM_3DLUT_DATA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
199
REG_SET_2(PRE_DEGAM, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
225
REG_SET_2(FORMAT_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
344
REG_SET_2(CNVC_SURFACE_PIXEL_FORMAT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
349
REG_SET_2(PRE_DEALPHA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
352
REG_SET_2(PRE_REALPHA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
899
REG_SET_2(CM_SHAPER_RAMA_START_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
902
REG_SET_2(CM_SHAPER_RAMA_START_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
905
REG_SET_2(CM_SHAPER_RAMA_START_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
909
REG_SET_2(CM_SHAPER_RAMA_END_CNTL_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
913
REG_SET_2(CM_SHAPER_RAMA_END_CNTL_G, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp.c
917
REG_SET_2(CM_SHAPER_RAMA_END_CNTL_R, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp_cm.c
151
REG_SET_2(CM_DEALPHA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn30/dcn30_dpp_cm.c
163
REG_SET_2(CM_BIAS_Y_G_CB_B, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp.c
190
REG_SET_2(CNVC_SURFACE_PIXEL_FORMAT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp.c
195
REG_SET_2(PRE_DEALPHA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp.c
198
REG_SET_2(PRE_REALPHA, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp.c
75
REG_SET_2(FORMAT_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
1006
REG_SET_2(ISHARP_LBA_PWL_SEG5, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
1123
REG_SET_2(MPC_SIZE, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
1152
REG_SET_2(SCL_BLACK_OFFSET, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
1157
REG_SET_2(SCL_BLACK_OFFSET, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
194
REG_SET_2(LB_DATA_FORMAT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
202
REG_SET_2(LB_MEMORY_CTRL, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
372
REG_SET_2(SCL_MODE, scl_mode,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
534
REG_SET_2(SCL_HORZ_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
538
REG_SET_2(SCL_HORZ_FILTER_INIT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
542
REG_SET_2(SCL_VERT_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
547
REG_SET_2(SCL_VERT_FILTER_INIT_BOT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
552
REG_SET_2(SCL_VERT_FILTER_INIT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
557
REG_SET_2(SCL_VERT_FILTER_INIT_BOT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
580
REG_SET_2(SCL_HORZ_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
586
REG_SET_2(SCL_HORZ_FILTER_INIT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
592
REG_SET_2(SCL_VERT_FILTER_INIT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
601
REG_SET_2(SCL_VERT_FILTER_INIT_BOT, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
608
REG_SET_2(SCL_VERT_FILTER_INIT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
617
REG_SET_2(SCL_VERT_FILTER_INIT_BOT_C, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
637
REG_SET_2(RECOUT_START, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
643
REG_SET_2(RECOUT_SIZE, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
683
REG_SET_2(DSCL_EASF_V_RINGEST_3TAP_CNTL1, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
686
REG_SET_2(DSCL_EASF_V_RINGEST_3TAP_CNTL2, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
689
REG_SET_2(DSCL_EASF_V_RINGEST_3TAP_CNTL3, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
693
REG_SET_2(DSCL_EASF_V_RINGEST_EVENTAP_REDUCE, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
697
REG_SET_2(DSCL_EASF_V_RINGEST_EVENTAP_GAIN, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
735
REG_SET_2(DSCL_EASF_V_BF1_PWL_SEG7, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
759
REG_SET_2(DSCL_EASF_V_BF3_PWL_SEG5, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
798
REG_SET_2(DSCL_EASF_H_RINGEST_EVENTAP_REDUCE, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
802
REG_SET_2(DSCL_EASF_H_RINGEST_EVENTAP_GAIN, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
840
REG_SET_2(DSCL_EASF_H_BF1_PWL_SEG7, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
864
REG_SET_2(DSCL_EASF_H_BF3_PWL_SEG5, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
884
REG_SET_2(DSCL_SC_MODE, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
888
REG_SET_2(DSCL_SC_MATRIX_C0C1, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
891
REG_SET_2(DSCL_SC_MATRIX_C2C3, 0,
sys/dev/pci/drm/amd/display/dc/dpp/dcn401/dcn401_dpp_dscl.c
975
REG_SET_2(ISHARP_NOISEDET_THRESHOLD, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn20/dcn20_dsc.c
594
REG_SET_2(DSCCIF_CONFIG1, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn20/dcn20_dsc.c
643
REG_SET_2(DSCC_PPS_CONFIG2, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn20/dcn20_dsc.c
647
REG_SET_2(DSCC_PPS_CONFIG3, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn20/dcn20_dsc.c
654
REG_SET_2(DSCC_PPS_CONFIG5, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn20/dcn20_dsc.c
663
REG_SET_2(DSCC_PPS_CONFIG7, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn20/dcn20_dsc.c
667
REG_SET_2(DSCC_PPS_CONFIG8, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn20/dcn20_dsc.c
671
REG_SET_2(DSCC_PPS_CONFIG9, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn401/dcn401_dsc.c
208
REG_SET_2(DSCCIF_CONFIG0, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn401/dcn401_dsc.c
264
REG_SET_2(DSCC_PPS_CONFIG2, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn401/dcn401_dsc.c
268
REG_SET_2(DSCC_PPS_CONFIG3, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn401/dcn401_dsc.c
275
REG_SET_2(DSCC_PPS_CONFIG5, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn401/dcn401_dsc.c
284
REG_SET_2(DSCC_PPS_CONFIG7, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn401/dcn401_dsc.c
288
REG_SET_2(DSCC_PPS_CONFIG8, 0,
sys/dev/pci/drm/amd/display/dc/dsc/dcn401/dcn401_dsc.c
292
REG_SET_2(DSCC_PPS_CONFIG9, 0,
sys/dev/pci/drm/amd/display/dc/gpio/hw_ddc.c
101
REG_SET_2(gpio.MASK_reg, regval,
sys/dev/pci/drm/amd/display/dc/hpo/dcn31/dcn31_hpo_dp_link_encoder.c
406
REG_SET_2(DP_DPHY_SYM32_VC_RATE_CNTL0, 0,
sys/dev/pci/drm/amd/display/dc/hpo/dcn31/dcn31_hpo_dp_link_encoder.c
411
REG_SET_2(DP_DPHY_SYM32_VC_RATE_CNTL1, 0,
sys/dev/pci/drm/amd/display/dc/hpo/dcn31/dcn31_hpo_dp_link_encoder.c
416
REG_SET_2(DP_DPHY_SYM32_VC_RATE_CNTL2, 0,
sys/dev/pci/drm/amd/display/dc/hpo/dcn31/dcn31_hpo_dp_link_encoder.c
421
REG_SET_2(DP_DPHY_SYM32_VC_RATE_CNTL3, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
157
REG_SET_2(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
202
REG_SET_2(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_B, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
247
REG_SET_2(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_C, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
292
REG_SET_2(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_D, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
353
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_A, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
370
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_A, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
388
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_B, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
405
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_B, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
423
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_C, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
440
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_C, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
458
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_ENTER_WATERMARK_D, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
475
REG_SET_2(DCHUBBUB_ARB_ALLOW_SR_EXIT_WATERMARK_D, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
507
REG_SET_2(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_A, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
525
REG_SET_2(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_B, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
543
REG_SET_2(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_C, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn21/dcn21_hubbub.c
561
REG_SET_2(DCHUBBUB_ARB_ALLOW_DRAM_CLK_CHANGE_WATERMARK_D, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn30/dcn30_hubbub.c
386
REG_SET_2(DCHUBBUB_ARB_DATA_URGENCY_WATERMARK_A, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn31/dcn31_hubbub.c
70
REG_SET_2(COMPBUF_RESERVED_SPACE, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn32/dcn32_hubbub.c
70
REG_SET_2(COMPBUF_RESERVED_SPACE, 0,
sys/dev/pci/drm/amd/display/dc/hubbub/dcn35/dcn35_hubbub.c
68
REG_SET_2(COMPBUF_RESERVED_SPACE, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
1190
REG_SET_2(CURSOR_SETTINS, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
1277
REG_SET_2(CURSOR_POSITION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
1281
REG_SET_2(CURSOR_HOT_SPOT, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
614
REG_SET_2(BLANK_OFFSET_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
624
REG_SET_2(DST_AFTER_SCALER, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
649
REG_SET_2(PER_LINE_DELIVERY, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
671
REG_SET_2(DCN_TTU_QOS_WM, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
716
REG_SET_2(PREFETCH_SETTINS, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
723
REG_SET_2(VBLANK_PARAMETERS_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
733
REG_SET_2(PER_LINE_DELIVERY_PRE, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
746
REG_SET_2(DCN_GLOBAL_TTU_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
794
REG_SET_2(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
834
REG_SET_2(DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
841
REG_SET_2(DCN_VM_MX_L1_TLB_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
853
REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
857
REG_SET_2(DCSURF_PRI_VIEWPORT_START, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
862
REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
866
REG_SET_2(DCSURF_SEC_VIEWPORT_START, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
871
REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
875
REG_SET_2(DCSURF_PRI_VIEWPORT_START_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
879
REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn10/dcn10_hubp.c
883
REG_SET_2(DCSURF_SEC_VIEWPORT_START_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
1069
REG_SET_2(CURSOR_POSITION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
1073
REG_SET_2(CURSOR_HOT_SPOT, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
124
REG_SET_2(PER_LINE_DELIVERY, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
146
REG_SET_2(DCN_TTU_QOS_WM, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
253
REG_SET_2(PREFETCH_SETTINGS, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
260
REG_SET_2(VBLANK_PARAMETERS_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
264
REG_SET_2(FLIP_PARAMETERS_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
277
REG_SET_2(PER_LINE_DELIVERY_PRE, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
292
REG_SET_2(DCN_GLOBAL_TTU_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
631
REG_SET_2(CURSOR_SETTINGS, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
76
REG_SET_2(DCN_VM_MX_L1_TLB_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
89
REG_SET_2(BLANK_OFFSET_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn20/dcn20_hubp.c
99
REG_SET_2(DST_AFTER_SCALER, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
195
REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
199
REG_SET_2(DCSURF_PRI_VIEWPORT_START, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
204
REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
208
REG_SET_2(DCSURF_SEC_VIEWPORT_START, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
213
REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
217
REG_SET_2(DCSURF_PRI_VIEWPORT_START_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
221
REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
225
REG_SET_2(DCSURF_SEC_VIEWPORT_START_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn21/dcn21_hubp.c
248
REG_SET_2(DCN_VM_MX_L1_TLB_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn30/dcn30_hubp.c
63
REG_SET_2(DCN_VM_MX_L1_TLB_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn32/dcn32_hubp.c
139
REG_SET_2(CURSOR_SETTINGS, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
259
REG_SET_2(BLANK_OFFSET_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
269
REG_SET_2(DST_AFTER_SCALER, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
294
REG_SET_2(PER_LINE_DELIVERY, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
316
REG_SET_2(DCN_TTU_QOS_WM, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
366
REG_SET_2(PREFETCH_SETTINGS, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
373
REG_SET_2(VBLANK_PARAMETERS_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
377
REG_SET_2(FLIP_PARAMETERS_0, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
390
REG_SET_2(PER_LINE_DELIVERY_PRE, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
403
REG_SET_2(DCN_GLOBAL_TTU_CNTL, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
655
REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
659
REG_SET_2(DCSURF_PRI_VIEWPORT_START, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
664
REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
668
REG_SET_2(DCSURF_SEC_VIEWPORT_START, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
673
REG_SET_2(DCSURF_PRI_VIEWPORT_DIMENSION_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
677
REG_SET_2(DCSURF_PRI_VIEWPORT_START_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
681
REG_SET_2(DCSURF_SEC_VIEWPORT_DIMENSION_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
685
REG_SET_2(DCSURF_SEC_VIEWPORT_START_C, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
706
REG_SET_2(DCSURF_VIEWPORT_MCACHE_SPLIT_COORDINATE, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
790
REG_SET_2(CURSOR_POSITION, 0,
sys/dev/pci/drm/amd/display/dc/hubp/dcn401/dcn401_hubp.c
794
REG_SET_2(CURSOR_HOT_SPOT, 0,
sys/dev/pci/drm/amd/display/dc/hwss/dce/dce_hwseq.c
71
REG_SET_2(BLND_V_UPDATE_LOCK[pipe->stream_res.tg->inst], val,
sys/dev/pci/drm/amd/display/dc/hwss/dce/dce_hwseq.c
76
REG_SET_2(BLND_V_UPDATE_LOCK[pipe->stream_res.tg->inst], val,
sys/dev/pci/drm/amd/display/dc/hwss/dcn30/dcn30_hwseq.c
671
REG_SET_2(ODM_MEM_PWR_CTRL3, 0, ODM_MEM_UNASSIGNED_PWR_MODE, 3, ODM_MEM_VBLANK_PWR_MODE, 1);
sys/dev/pci/drm/amd/display/dc/hwss/dcn31/dcn31_hwseq.c
85
REG_SET_2(ODM_MEM_PWR_CTRL3, 0, ODM_MEM_UNASSIGNED_PWR_MODE, 3, ODM_MEM_VBLANK_PWR_MODE, 1);
sys/dev/pci/drm/amd/display/dc/hwss/dcn32/dcn32_hwseq.c
804
REG_SET_2(ODM_MEM_PWR_CTRL3, 0, ODM_MEM_UNASSIGNED_PWR_MODE, 3, ODM_MEM_VBLANK_PWR_MODE, 1);
sys/dev/pci/drm/amd/display/dc/hwss/dcn35/dcn35_hwseq.c
91
REG_SET_2(ODM_MEM_PWR_CTRL3, 0, ODM_MEM_UNASSIGNED_PWR_MODE, 3, ODM_MEM_VBLANK_PWR_MODE, 1);
sys/dev/pci/drm/amd/display/dc/hwss/dcn401/dcn401_hwseq.c
168
REG_SET_2(ODM_MEM_PWR_CTRL3, 0, ODM_MEM_UNASSIGNED_PWR_MODE, 3, ODM_MEM_VBLANK_PWR_MODE, 1);
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
1013
REG_SET_2(RMU_3DLUT_DATA[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
1017
REG_SET_2(RMU_3DLUT_DATA[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
1021
REG_SET_2(RMU_3DLUT_DATA[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
495
REG_SET_2(SHAPER_RAMA_START_CNTL_B[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
498
REG_SET_2(SHAPER_RAMA_START_CNTL_G[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
501
REG_SET_2(SHAPER_RAMA_START_CNTL_R[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
505
REG_SET_2(SHAPER_RAMA_END_CNTL_B[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
508
REG_SET_2(SHAPER_RAMA_END_CNTL_G[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
511
REG_SET_2(SHAPER_RAMA_END_CNTL_R[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
644
REG_SET_2(SHAPER_RAMB_START_CNTL_B[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
647
REG_SET_2(SHAPER_RAMB_START_CNTL_G[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
650
REG_SET_2(SHAPER_RAMB_START_CNTL_R[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
654
REG_SET_2(SHAPER_RAMB_END_CNTL_B[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
657
REG_SET_2(SHAPER_RAMB_END_CNTL_G[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn30/dcn30_mpc.c
660
REG_SET_2(SHAPER_RAMB_END_CNTL_R[rmu_idx], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
351
REG_SET_2(MPCC_MCM_SHAPER_RAMA_START_CNTL_B[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
354
REG_SET_2(MPCC_MCM_SHAPER_RAMA_START_CNTL_G[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
357
REG_SET_2(MPCC_MCM_SHAPER_RAMA_START_CNTL_R[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
361
REG_SET_2(MPCC_MCM_SHAPER_RAMA_END_CNTL_B[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
364
REG_SET_2(MPCC_MCM_SHAPER_RAMA_END_CNTL_G[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
367
REG_SET_2(MPCC_MCM_SHAPER_RAMA_END_CNTL_R[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
503
REG_SET_2(MPCC_MCM_SHAPER_RAMB_START_CNTL_B[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
506
REG_SET_2(MPCC_MCM_SHAPER_RAMB_START_CNTL_G[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
509
REG_SET_2(MPCC_MCM_SHAPER_RAMB_START_CNTL_R[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
513
REG_SET_2(MPCC_MCM_SHAPER_RAMB_END_CNTL_B[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
516
REG_SET_2(MPCC_MCM_SHAPER_RAMB_END_CNTL_G[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
519
REG_SET_2(MPCC_MCM_SHAPER_RAMB_END_CNTL_R[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
843
REG_SET_2(MPCC_MCM_3DLUT_DATA[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
847
REG_SET_2(MPCC_MCM_3DLUT_DATA[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/mpc/dcn32/dcn32_mpc.c
851
REG_SET_2(MPCC_MCM_3DLUT_DATA[mpcc_id], 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
172
REG_SET_2(DPG_COLOUR_R_CR, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
175
REG_SET_2(DPG_COLOUR_G_Y, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
178
REG_SET_2(DPG_COLOUR_B_CB, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
283
REG_SET_2(DPG_DIMENSIONS, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
300
REG_SET_2(DPG_DIMENSIONS, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
313
REG_SET_2(DPG_COLOUR_B_CB, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
316
REG_SET_2(DPG_COLOUR_G_Y, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
319
REG_SET_2(DPG_COLOUR_R_CR, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
93
REG_SET_2(DPG_DIMENSIONS, 0,
sys/dev/pci/drm/amd/display/dc/opp/dcn20/dcn20_opp.c
98
REG_SET_2(DPG_OFFSET_SEGMENT, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn10/dcn10_optc.c
102
REG_SET_2(OTG_3D_STRUCTURE_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn10/dcn10_optc.c
1116
REG_SET_2(OTG_TEST_PATTERN_COLOR, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn10/dcn10_optc.c
1128
REG_SET_2(OTG_TEST_PATTERN_COLOR, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn10/dcn10_optc.c
114
REG_SET_2(OTG_VERTICAL_INTERRUPT0_POSITION, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn10/dcn10_optc.c
87
REG_SET_2(OTG_VUPDATE_PARAM, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn10/dcn10_optc.c
883
REG_SET_2(OTG_STATIC_SCREEN_CONTROL, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn20/dcn20_optc.c
490
REG_SET_2(OTG_CRC_CNTL2, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn30/dcn30_optc.c
163
REG_SET_2(OTG_DRR_TRIGGER_WINDOW, 0,
sys/dev/pci/drm/amd/display/dc/optc/dcn401/dcn401_optc.c
428
REG_SET_2(OTG_VUPDATE_PARAM, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
172
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
181
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
209
REG_SET_2(DMCUB_REGION3_CW2_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
224
REG_SET_2(DMCUB_REGION3_CW3_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
236
REG_SET_2(DMCUB_REGION3_CW4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
242
REG_SET_2(DMCUB_REGION4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
253
REG_SET_2(DMCUB_REGION3_CW5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
259
REG_SET_2(DMCUB_REGION5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn20.c
269
REG_SET_2(DMCUB_REGION3_CW6_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
105
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
114
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
140
REG_SET_2(DMCUB_REGION3_CW2_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
155
REG_SET_2(DMCUB_REGION3_CW3_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
166
REG_SET_2(DMCUB_REGION3_CW4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
172
REG_SET_2(DMCUB_REGION4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
183
REG_SET_2(DMCUB_REGION3_CW5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
189
REG_SET_2(DMCUB_REGION5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn30.c
199
REG_SET_2(DMCUB_REGION3_CW6_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn31.c
173
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn31.c
182
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn31.c
205
REG_SET_2(DMCUB_REGION3_CW3_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn31.c
214
REG_SET_2(DMCUB_REGION3_CW4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn31.c
223
REG_SET_2(DMCUB_REGION3_CW5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn31.c
229
REG_SET_2(DMCUB_REGION5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn31.c
239
REG_SET_2(DMCUB_REGION3_CW6_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
173
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
182
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
203
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
212
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
235
REG_SET_2(DMCUB_REGION3_CW3_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
244
REG_SET_2(DMCUB_REGION3_CW4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
253
REG_SET_2(DMCUB_REGION3_CW5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
259
REG_SET_2(DMCUB_REGION5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn32.c
269
REG_SET_2(DMCUB_REGION3_CW6_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
176
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
185
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
204
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
211
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
232
REG_SET_2(DMCUB_REGION3_CW3_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
241
REG_SET_2(DMCUB_REGION3_CW4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
250
REG_SET_2(DMCUB_REGION3_CW5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
256
REG_SET_2(DMCUB_REGION5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
266
REG_SET_2(DMCUB_REGION3_CW6_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn35.c
274
REG_SET_2(DMCUB_REGION6_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
145
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
154
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
179
REG_SET_2(DMCUB_REGION3_CW0_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
188
REG_SET_2(DMCUB_REGION3_CW1_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
212
REG_SET_2(DMCUB_REGION3_CW3_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
221
REG_SET_2(DMCUB_REGION3_CW4_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
230
REG_SET_2(DMCUB_REGION3_CW5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
236
REG_SET_2(DMCUB_REGION5_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
246
REG_SET_2(DMCUB_REGION3_CW6_TOP_ADDRESS, 0,
sys/dev/pci/drm/amd/display/dmub/src/dmub_dcn401.c
254
REG_SET_2(DMCUB_REGION6_TOP_ADDRESS, 0,