PIF_WCSR
PIF_WCSR(RMAC_ADDR_DATA0_MEM, val << 16);
PIF_WCSR(RMAC_ADDR_DATA1_MEM, 0xFFFFFFFFFFFFFFFFULL);
PIF_WCSR(RMAC_ADDR_CMD_MEM, RMAC_ADDR_CMD_MEM_WE|
PIF_WCSR(RMAC_ADDR_DATA0_MEM, 0xffffffffffff0000ULL);
PIF_WCSR(RMAC_ADDR_DATA1_MEM, 0xFFFFFFFFFFFFFFFFULL);
PIF_WCSR(RMAC_ADDR_CMD_MEM, RMAC_ADDR_CMD_MEM_WE|
PIF_WCSR(RMAC_ADDR_DATA0_MEM, 0x8000000000000000ULL);
PIF_WCSR(RMAC_ADDR_DATA1_MEM, 0xF000000000000000ULL);
PIF_WCSR(RMAC_ADDR_CMD_MEM, RMAC_ADDR_CMD_MEM_WE|
PIF_WCSR(MAC_CFG, val);
PIF_WCSR(DTX_CONTROL, xge_xena_dtx_cfg[i]);
PIF_WCSR(DTX_CONTROL, xge_herc_dtx_cfg[i]);
PIF_WCSR(RMAC_CFG_KEY, RMAC_KEY_VALUE);
PIF_WCSR(RMAC_CFG_KEY, RMAC_KEY_VALUE);
PIF_WCSR(RMAC_CFG_KEY, RMAC_KEY_VALUE);
PIF_WCSR(SWAPPER_CTRL, val);
PIF_WCSR(SWAPPER_CTRL, val);
PIF_WCSR(XMSI_ADDRESS, SWAPPER_MAGIC);
PIF_WCSR(GPIO_CONTROL, xge_fix_mac[i]);
PIF_WCSR(SW_RESET, 0xa5a5a50000000000ULL);
PIF_WCSR(SWAPPER_CTRL, val);
PIF_WCSR(SWAPPER_CTRL, val);
PIF_WCSR(XMSI_ADDRESS, SWAPPER_MAGIC);
PIF_WCSR(SW_RESET,val);
PIF_WCSR(SW_RESET, val);
PIF_WCSR(RMAC_ADDR_CMD_MEM,
PIF_WCSR(TX_FIFO_P0, TX_FIFO_LEN0(NTXDESCS));
PIF_WCSR(TX_FIFO_P1, 0ULL);
PIF_WCSR(TX_FIFO_P2, 0ULL);
PIF_WCSR(TX_FIFO_P3, 0ULL);
PIF_WCSR(TX_FIFO_P0, val);
PIF_WCSR(TX_PA_CFG,
PIF_WCSR(RX_QUEUE_PRIORITY, 0ULL); /* only use one ring */
PIF_WCSR(RX_W_ROUND_ROBIN_0, 0ULL); /* only use one ring */
PIF_WCSR(RX_W_ROUND_ROBIN_1, 0ULL);
PIF_WCSR(RX_W_ROUND_ROBIN_2, 0ULL);
PIF_WCSR(RX_W_ROUND_ROBIN_3, 0ULL);
PIF_WCSR(RX_W_ROUND_ROBIN_4, 0ULL);
PIF_WCSR(PRC_RXD0_0, (uint64_t)sc->sc_rxmap->dm_segs[0].ds_addr);
PIF_WCSR(PRC_ALARM_ACTION, 0ULL); /* Default everything to retry */
PIF_WCSR(PRC_CTRL_0, RC_IN_SVC|val);
PIF_WCSR(RX_QUEUE_CFG, MC_QUEUE(0, 64));
PIF_WCSR(RX_QUEUE_CFG, MC_QUEUE(0, 32));
PIF_WCSR(MC_RLDRAM_MRS, val);
PIF_WCSR(TTI_DATA1_MEM, TX_TIMER_VAL(0x1ff) | TX_TIMER_AC |
PIF_WCSR(TTI_DATA2_MEM,
PIF_WCSR(TTI_COMMAND_MEM, TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE);
PIF_WCSR(RTI_DATA1_MEM, RX_TIMER_VAL(0x800) | RX_TIMER_AC |
PIF_WCSR(RTI_DATA2_MEM,
PIF_WCSR(RTI_COMMAND_MEM, RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE);
PIF_WCSR(ADAPTER_CONTROL, val);
PIF_WCSR(ADAPTER_CONTROL, val);
PIF_WCSR(RX_PA_CFG, val);
PIF_WCSR(RMAC_MAX_PYLD_LEN, RMAC_PYLD_LEN(XGE_MAX_FRAMELEN));
PIF_WCSR(ADAPTER_CONTROL, val);
PIF_WCSR(TX_TRAFFIC_MASK, 0);
PIF_WCSR(RX_TRAFFIC_MASK, 0);
PIF_WCSR(TXPIC_INT_MASK, 0);
PIF_WCSR(RXPIC_INT_MASK, 0);
PIF_WCSR(MAC_INT_MASK, MAC_TMAC_INT); /* only from RMAC */
PIF_WCSR(MAC_RMAC_ERR_REG, RMAC_LINK_STATE_CHANGE_INT);
PIF_WCSR(MAC_RMAC_ERR_MASK, ~RMAC_LINK_STATE_CHANGE_INT);
PIF_WCSR(GENERAL_INT_MASK, 0);
PIF_WCSR(ADAPTER_CONTROL, val);
PIF_WCSR(GENERAL_INT_STATUS, val);
PIF_WCSR(MAC_RMAC_ERR_REG, RMAC_LINK_STATE_CHANGE_INT);
PIF_WCSR(TX_TRAFFIC_INT, val); /* clear interrupt bits */
PIF_WCSR(RX_TRAFFIC_INT, val);