amdgpu_irq_add_id
int amdgpu_irq_add_id(struct amdgpu_device *adev,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 224,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 241,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 247,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 42, &adev->hpd_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 42, &adev->hpd_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_10_1__SRCID__CP_PRIV_REG_FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_10_1__SRCID__CP_PRIV_INSTR_FAULT,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC_V1_0_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC_V1_0_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC_V1_0_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 184,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 185,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_END_OF_PIPE, &adev->gfx.eop_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_PRIV_REG_FAULT,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_PRIV_INSTR_FAULT,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_ECC_ERROR,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SQ_INTERRUPT_MSG,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_EOP_INTERRUPT, &adev->gfx.eop_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_REG_FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_INSTR_FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_ECC_ERROR,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_FUE_ERROR,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_EOP_INTERRUPT, &adev->gfx.eop_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_REG_FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_INSTR_FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_VMC,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_DF, 0,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_VMC,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_UTCL2,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_UTCL2,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_VMC,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_DF, 0,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 146, &adev->gmc.vm_fault);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 147, &adev->gmc.vm_fault);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT, &adev->gmc.vm_fault);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT, &adev->gmc.vm_fault);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT, &adev->gmc.vm_fault);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT, &adev->gmc.vm_fault);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC, VMC_1_0__SRCID__VM_FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC1, VMC_1_0__SRCID__VM_FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2, UTCL2_1_0__SRCID__FAULT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_IH, 0,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_IH, 0,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_IH, 0,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 126, &adev->jpeg.inst->irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_jpeg[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_jpeg[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_jpeg[i],
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_jpeg[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_jpeg[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_jpeg[i],
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 135, &adev->virt.rcv_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 138, &adev->virt.ack_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 135, &adev->virt.rcv_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF, 138, &adev->virt.ack_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 135, &adev->virt.rcv_irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 138, &adev->virt.ack_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_BIF,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_BIF,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_TRAP,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 241,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_SRBM_WRITE,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_TRAP,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 241,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_SRBM_WRITE,
r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_0_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_4_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_4_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_4_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_4_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_4_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_4_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, sdma_v4_4_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_SDMA0,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_SDMA1,
r = amdgpu_irq_add_id(adev, sdma_v5_2_seq_to_irq_id(i),
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, SOC_V1_0_IH_CLIENTID_GFX,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 224,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 244,
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 124, &adev->uvd.inst->irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 124, &adev->uvd.inst->irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + VISLANDS30_IV_SRCID_UVD_ENC_GEN_PURP, &adev->uvd.inst->irq);
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_uvds[j], UVD_7_0__SRCID__UVD_SYSTEM_MESSAGE_INTERRUPT, &adev->uvd.inst[j].irq);
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_uvds[j], i + UVD_7_0__SRCID__UVD_ENC_GEN_PURP, &adev->uvd.inst[j].irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 167, &adev->vce.irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 167, &adev->vce.irq);
r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_VCE_TRAP, &adev->vce.irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCE0, 167, &adev->vce.irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + VCN_1_0__SRCID__UVD_ENC_GENERAL_PURPOSE,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[j],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[j],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[j],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_vcns[i],
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0,
ret = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_VPE,
r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
r = amdgpu_irq_add_id(adev, client_id,
r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
r = amdgpu_irq_add_id(adev, client_id,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
ret = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 230,
ret = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 231,
ret = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 230, &adev->pm.dpm.thermal.irq);
ret = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 231, &adev->pm.dpm.thermal.irq);
amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
amdgpu_irq_add_id((struct amdgpu_device *)(hwmgr->adev),
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_ROM_SMUIO,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_MP1,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_ROM_SMUIO,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_MP1,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_MP1,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_MP1,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_THM,
ret = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_MP1,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF,
r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_BIF,