Symbol: afe_write
drivers/media/i2c/adv7604.c
1243
afe_write(sd, 0xc8, ctrl->val);
drivers/media/i2c/adv7604.c
1791
afe_write(sd, 0x00, 0x08); /* power up ADC */
drivers/media/i2c/adv7604.c
1792
afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
drivers/media/i2c/adv7604.c
1793
afe_write(sd, 0xc8, 0x00); /* phase control */
drivers/media/i2c/adv7604.c
1800
afe_write(sd, 0x00, 0xff); /* power down ADC */
drivers/media/i2c/adv7604.c
1801
afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
drivers/media/i2c/adv7604.c
1802
afe_write(sd, 0xc8, 0x40); /* phase control */
drivers/media/i2c/adv7604.c
2942
afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
drivers/media/i2c/adv7604.c
2945
afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
drivers/media/i2c/adv7842.c
1295
afe_write(sd, 0xc8, ctrl->val);
drivers/media/i2c/adv7842.c
1808
afe_write(sd, 0x00, 0x00); /* power up ADC */
drivers/media/i2c/adv7842.c
1809
afe_write(sd, 0xc8, 0x00); /* phase control */
drivers/media/i2c/adv7842.c
1817
afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
drivers/media/i2c/adv7842.c
1818
afe_write(sd, 0x04, 0x00); /* ADC2 N/C,ADC3 N/C*/
drivers/media/i2c/adv7842.c
1820
afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
drivers/media/i2c/adv7842.c
1821
afe_write(sd, 0x04, 0xc0); /* ADC2 to AIN12, ADC3 N/C*/
drivers/media/i2c/adv7842.c
1823
afe_write(sd, 0x0c, 0x1f); /* ADI recommend write */
drivers/media/i2c/adv7842.c
1824
afe_write(sd, 0x12, 0x63); /* ADI recommend write */
drivers/media/i2c/adv7842.c
1856
afe_write(sd, 0x00, 0x00); /* power up ADC */
drivers/media/i2c/adv7842.c
1857
afe_write(sd, 0xc8, 0x00); /* phase control */
drivers/media/i2c/adv7842.c
1869
afe_write(sd, 0x0c, 0x1f); /* ADC Range improvement */
drivers/media/i2c/adv7842.c
1870
afe_write(sd, 0x12, 0x63); /* ADC Range improvement */
drivers/media/i2c/adv7842.c
1921
afe_write(sd, 0x00, 0xff); /* power down ADC */
drivers/media/i2c/adv7842.c
1922
afe_write(sd, 0xc8, 0x40); /* phase control */
drivers/media/i2c/adv7842.c
1933
afe_write(sd, 0x12, 0xfb); /* ADC noise shaping filter controls */
drivers/media/i2c/adv7842.c
1934
afe_write(sd, 0x0c, 0x0d); /* CP core gain controls */
drivers/media/i2c/adv7842.c
3059
afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
drivers/media/i2c/adv7842.c
3061
afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
drivers/media/i2c/adv7842.c
3137
afe_write(sd, 0x80, 0x92); /* SDP Recommended Write */
drivers/media/i2c/adv7842.c
3138
afe_write(sd, 0x9B, 0x01); /* SDP Recommended Write ADV7844ES1 */
drivers/media/i2c/adv7842.c
3139
afe_write(sd, 0x9C, 0x60); /* SDP Recommended Write ADV7844ES1 */
drivers/media/i2c/adv7842.c
3140
afe_write(sd, 0x9E, 0x02); /* SDP Recommended Write ADV7844ES1 */
drivers/media/i2c/adv7842.c
3141
afe_write(sd, 0xA0, 0x0B); /* SDP Recommended Write ADV7844ES1 */
drivers/media/i2c/adv7842.c
3142
afe_write(sd, 0xC3, 0x02); /* Memory BIST Initialisation */
drivers/media/i2c/adv7842.c
469
return afe_write(sd, reg, (afe_read(sd, reg) & mask) | val);
drivers/media/i2c/adv7842.c
932
afe_write(sd, reg->reg & 0xff, val);