acp_reg_write
acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
acp_reg_write((ACP_DMA_DSCR_STRT_IDX_0__DMAChDscrStrtIdx_MASK
acp_reg_write(ACP_DMA_DSCR_CNT_0__DMAChDscrCnt_MASK & num_dscrs,
acp_reg_write(priority_level, acp_mmio, mmACP_DMA_PRIO_0 + ch_num);
acp_reg_write(sram_offset, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
acp_reg_write(descr_info->src, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
acp_reg_write(sram_offset + 4, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
acp_reg_write(descr_info->dest, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
acp_reg_write(sram_offset + 8, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
acp_reg_write(descr_info->xfer_val, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
acp_reg_write((offset + (page_idx * 8)),
acp_reg_write(low, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
acp_reg_write((offset + (page_idx * 8) + 4),
acp_reg_write(high, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
acp_reg_write(0x0, acp_mmio, ch_reg);
acp_reg_write(0x2, acp_mmio, res_reg);
acp_reg_write(val, acp_mmio, imr_reg);
acp_reg_write(0x1, acp_mmio, ch_reg);
acp_reg_write(val, acp_mmio, imr_reg);
acp_reg_write(0x0, acp_mmio, ch_reg);
acp_reg_write(1, acp_mmio, mmACP_DAGB_ATU_CTRL);
acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0
acp_reg_write(val, acp_mmio, req_reg);
acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
acp_reg_write(val, acp_mmio, mmACP_CONTROL);
acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
acp_reg_write(val, acp_mmio, mmACP_BT_UART_PAD_SEL);
acp_reg_write(ACP_ONION_CNTL_DEFAULT, acp_mmio,
acp_reg_write(ACP_GARLIC_CNTL_DEFAULT, acp_mmio,
acp_reg_write(sram_pte_offset, acp_mmio, mmACP_DAGB_BASE_ADDR_GRP_1);
acp_reg_write(ACP_PAGE_SIZE_4K_ENABLE, acp_mmio,
acp_reg_write(ACP_SRAM_BASE_ADDRESS, acp_mmio,
acp_reg_write(0x4, acp_mmio, mmACP_DMA_DESC_MAX_NUM_DSCR);
acp_reg_write(ACP_EXTERNAL_INTR_CNTL__DMAIOCMask_MASK,
acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
acp_reg_write(val, acp_mmio, mmACP_CONTROL);
acp_reg_write((intr_flag & BIT(ACP_TO_I2S_DMA_CH_NUM)) << 16,
acp_reg_write((intr_flag & BIT(ACP_TO_I2S_DMA_MICSP_INSTANCE_CH_NUM)) << 16,
acp_reg_write((intr_flag &
acp_reg_write((intr_flag & BIT(I2S_TO_ACP_DMA_CH_NUM)) << 16,
acp_reg_write((intr_flag &
acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
acp_reg_write(val, adata->acp_mmio,