Write16
status = Write16(state, HI_RA_RAM_SRV_RST_KEY__A,
status = Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, (HI_TR_FUNC_ADDR & 0xFFFF), 0);
status = Write16(state, HI_RA_RAM_SRV_CFG_DIV__A, (u16) (Addr >> 16), 0);
status = Write16(state, HI_RA_RAM_SRV_CFG_BDL__A, (u16) (Addr & 0xFFFF), 0);
status = Write16(state, HI_RA_RAM_SRV_CFG_WUP__A, (u16) ((DataSize / 2) - 1), 0);
status = Write16(state, HI_RA_RAM_SRV_CFG_ACT__A, HI_TR_READ, 0);
return Write16(state, HI_COMM_EXEC__A,
Write16(state, EC_OC_REG_OC_MON_SIO__A, 0x0000, 0x0000);
Write16(state, HI_COMM_MB__A, 0x0000, DRX_I2C_BROADCAST);
Write16(state, HI_COMM_MB__A, 0x0000, 0x0000);
status |= Write16(state, CC_REG_OSC_MODE__A, CC_REG_OSC_MODE_M20, 0);
status |= Write16(state, CC_REG_PLL_MODE__A,
status |= Write16(state, CC_REG_REF_DIVIDE__A,
status |= Write16(state, CC_REG_PWD_MODE__A, CC_REG_PWD_MODE_DOWN_PLL,
status |= Write16(state, CC_REG_UPDATE__A, CC_REG_UPDATE_KEY, 0);
status = Write16(state, EC_OD_REG_SYNC__A, 0x0664, 0);
status = Write16(state, B_EC_OD_REG_SYNC__A, 0x0664, 0);
status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0001, 0);
status = Write16(state, B_FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
status = Write16(state, B_FE_AG_REG_AG_MODE_HIP__A, AgModeHip, 0x0000);
status = Write16(state, B_FE_AG_REG_AG_PGA_MODE__A, B_FE_AG_REG_AG_PGA_MODE_PFY_PCY_AFY_REN, 0x0000);
status = Write16(state, B_FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
status = Write16(state, B_FE_AG_REG_AG_MODE_HIP__A, AgModeHip, 0x0000);
status = Write16(state, B_FE_AG_REG_AG_PGA_MODE__A, B_FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN, 0x0000);
status = Write16(state, FE_AG_REG_AG_PGA_MODE__A,
Write16(state, B_FE_AG_REG_AG_PGA_MODE__A,
status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, state->m_FeAgRegAgAgcSio, 0x0000);
status = Write16(state, FE_AG_REG_AG_PWD__A, state->m_FeAgRegAgPwd, 0x0000);
return Write16(state, FT_REG_COMM_EXEC__A, 0x0001, 0x0000);
status = Write16(state, SC_RA_RAM_CMD__A, cmd, 0);
status |= Write16(state, SC_RA_RAM_CMD_ADDR__A, subCmd, 0);
status |= Write16(state, SC_RA_RAM_PARAM1__A, param1, 0);
status |= Write16(state, SC_RA_RAM_PARAM0__A, param0, 0);
status = Write16(state, SC_RA_RAM_CMD_ADDR__A, subCmd, 0);
status = Write16(state, SC_RA_RAM_PARAM1__A, param1, 0);
status = Write16(state, SC_RA_RAM_PARAM0__A, param0, 0);
status = Write16(state, EC_OC_REG_IPR_INV_MPG__A, EcOcRegIprInvMpg, 0);
status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, EcOcRegOcModeLop, 0);
status = Write16(state, EC_OC_REG_OC_MODE_HIP__A, EcOcRegOcModeHip, 0x0000);
status = Write16(state, EC_OC_REG_OC_MPG_SIO__A, EcOcRegOcMpgSio, 0);
status = Write16(state, SC_RA_RAM_SAMPLE_RATE_COUNT__A, DRXD_OSCDEV_DONT_SCAN, 0);
status = Write16(state, SC_RA_RAM_IF_SAVE__AX, state->current_fe_if_incr, 0);
status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0000, 0x0000);
status = Write16(state, SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, B_SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, B_LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, B_FT_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, B_CP_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, B_CE_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, B_EQ_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0000, 0);
status = Write16(state, B_EQ_REG_RC_SEL_CAR__A, rcControl, 0);
status = Write16(state, CP_REG_AC_NEXP_OFFS__A, noiseCal->cpNexpOfs, 0);
status = Write16(state, SC_RA_RAM_BE_OPT_ENA__A, beOptEna, 0);
status = Write16(state, B_SC_RA_RAM_CO_TD_CAL_2K__A, noiseCal->tdCal2k, 0);
status = Write16(state, B_SC_RA_RAM_CO_TD_CAL_8K__A, noiseCal->tdCal8k, 0);
status = Write16(state, EC_SB_REG_TR_MODE__A, EC_SB_REG_TR_MODE_8K, 0x0000);
status = Write16(state, EC_SB_REG_TR_MODE__A, EC_SB_REG_TR_MODE_2K, 0x0000);
status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0001, 0x0000);
status = Write16(state, EC_SB_REG_ALPHA__A, 0x0001, 0x0000);
status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0002, 0x0000);
status = Write16(state, EC_SB_REG_ALPHA__A, 0x0002, 0x0000);
status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0003, 0x0000);
status = Write16(state, EC_SB_REG_ALPHA__A, 0x0003, 0x0000);
status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0000, 0x0000);
status = Write16(state, EC_SB_REG_ALPHA__A, 0x0000, 0x0000);
status = Write16(state, EQ_REG_OT_CONST__A, 0x0002, 0x0000);
status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_64QAM, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0020, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0008, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0002, 0x0000);
status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qam64TdTpsPwr, 0x0000);
status = Write16(state, EQ_REG_SN_CEGAIN__A, qam64SnCeGain, 0x0000);
status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qam64IsGainMan, 0x0000);
status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qam64IsGainExp, 0x0000);
status = Write16(state, EQ_REG_OT_CONST__A, 0x0000, 0x0000);
status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_QPSK, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0010, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0000, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0000, 0x0000);
status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qpskTdTpsPwr, 0x0000);
status = Write16(state, EQ_REG_SN_CEGAIN__A, qpskSnCeGain, 0x0000);
status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qpskIsGainMan, 0x0000);
status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qpskIsGainExp, 0x0000);
status = Write16(state, EQ_REG_OT_CONST__A, 0x0001, 0x0000);
status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_16QAM, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0010, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0004, 0x0000);
status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0000, 0x0000);
status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qam16TdTpsPwr, 0x0000);
status = Write16(state, EQ_REG_SN_CEGAIN__A, qam16SnCeGain, 0x0000);
status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qam16IsGainMan, 0x0000);
status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qam16IsGainExp, 0x0000);
status = Write16(state, EC_SB_REG_PRIOR__A, EC_SB_REG_PRIOR_LO, 0x0000);
status = Write16(state, EC_SB_REG_PRIOR__A, EC_SB_REG_PRIOR_HI, 0x0000);
status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C1_2, 0x0000);
status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C2_3, 0x0000);
status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C3_4, 0x0000);
status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C5_6, 0x0000);
status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C7_8, 0x0000);
status = Write16(state,
status = Write16(state,
status = Write16(state,
status = Write16(state, SC_RA_RAM_BAND__A, bandwidthParam, 0x0000);
status = Write16(state, SC_RA_RAM_CONFIG__A, sc_config, 0);
status = Write16(state, SC_RA_RAM_SAMPLE_RATE_COUNT__A, DRXD_OSCDEV_DO_SCAN, 0x0000);
status = Write16(state, FE_IF_REG_INCR0__A, (u16) (feIfIncr & FE_IF_REG_INCR0__M), 0x0000);
status = Write16(state, FE_IF_REG_INCR1__A, (u16) ((feIfIncr >> FE_IF_REG_INCR0__W) & FE_IF_REG_INCR1__M), 0x0000);
status = Write16(state, SC_COMM_STATE__A, 0, 0x0000);
status = Write16(state, SC_COMM_EXEC__A, 1, 0x0000);
status = Write16(state, 0x43012D, 0x047f, 0);
status = Write16(state, SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
status = Write16(state, CE_REG_TAPSET__A, 0x0000, 0);
status = Write16(state, CE_REG_TAPSET__A, 0x0001, 0);
status = Write16(state, CE_REG_TAPSET__A, 0x0002, 0);
status = Write16(state, CE_REG_TAPSET__A, 0x0006, 0);
status = Write16(state, B_CE_REG_COMM_EXEC__A, 0x0001, 0);
status = Write16(state, EC_OC_REG_DTO_INC_LOP__A, dtoIncLop, 0);
status = Write16(state, EC_OC_REG_DTO_INC_HIP__A, dtoIncHip, 0);
status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, ocModeLop, 0);
status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_HOLD, 0);
status = Write16(state, EC_OC_REG_OCR_MPG_UOS__A, EC_OC_REG_OCR_MPG_UOS__M, 0);
status = Write16(state, EC_OC_REG_SNC_ISC_LVL__A, ocSyncLvl, 0);
status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, ocModeLop, 0);
status = Write16(state, EC_OC_REG_COMM_INT_STA__A, 0x0, 0);
status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_ACTIVE, 0);
status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_HOLD, 0);
status = Write16(state, EC_OC_REG_SNC_ISC_LVL__A, state->m_EcOcRegSncSncLvl, 0);
status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, state->m_EcOcRegOcModeLop, 0);
status = Write16(state, EC_OC_REG_OCR_MPG_UOS__A, EC_OC_REG_OCR_MPG_UOS_INIT, 0);
status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_ACTIVE, 0);
status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, FeAgRegAgModeLop, 0);
status = Write16(state, FE_AG_REG_PM1_AGC_WRI__A, FeAgRegPm1AgcWri, 0);
status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, FeAgRegAgModeLop, 0);
status = Write16(state, FE_AG_REG_EGC_SET_LVL__A, FeAgRegEgcSetLvl, 0);
status = Write16(state, FE_AG_REG_GC1_AGC_RIC__A, slope, 0);
status = Write16(state, FE_AG_REG_GC1_AGC_OFF__A, offset, 0);
status = Write16(state, FE_AG_REG_EGC_RUR_CNT__A, rurCount, 0);
status = Write16(state, FE_AG_REG_EGC_FAS_INC__A, fastIncrDec, 0);
status = Write16(state, FE_AG_REG_EGC_FAS_DEC__A, fastIncrDec, 0);
status = Write16(state, FE_AG_REG_EGC_SLO_INC__A, slowIncrDec, 0);
status = Write16(state, FE_AG_REG_EGC_SLO_DEC__A, slowIncrDec, 0);
status = Write16(state, FE_AG_REG_PM2_AGC_WRI__A, level, 0x0000);
status = Write16(state, FE_AG_REG_AG_PWD__A, state->m_FeAgRegAgPwd, 0x0000);
status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
status = Write16(state, FE_AG_REG_AG_PWD__A, (state->m_FeAgRegAgPwd), 0x0000);
status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
status = Write16(state, FE_AG_REG_TGC_SET_LVL__A, level, 0x0000);
status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
status = Write16(state, FE_AG_REG_AG_PWD__A, (state->m_FeAgRegAgPwd), 0x0000);
status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
status = Write16(state, HI_RA_RAM_SRV_CMD__A, cmd, 0);
Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, HI_RA_RAM_SRV_RST_KEY_ACT, 0);
Write16(state, HI_RA_RAM_SRV_CFG_DIV__A, state->hi_cfg_timing_div, 0);
Write16(state, HI_RA_RAM_SRV_CFG_BDL__A, state->hi_cfg_bridge_delay, 0);
Write16(state, HI_RA_RAM_SRV_CFG_WUP__A, state->hi_cfg_wakeup_key, 0);
Write16(state, HI_RA_RAM_SRV_CFG_ACT__A, state->hi_cfg_ctrl, 0);
Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, HI_RA_RAM_SRV_RST_KEY_ACT, 0);
status = Write16(state, HI_RA_RAM_SRV_CMD__A,