VECS0
[I915_EXEC_VEBOX] = VECS0
case VECS0:
ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
[VECS0] = MSG_IDLE_VECS0,
[VECS0] = {
[VECS0] = GEN11_GRDOM_VECS,
[VECS0] = GEN6_GRDOM_VECS,
[VIDEO_ENHANCEMENT_CLASS] = { VECS0, I915_MAX_VECS },
[VECS0] = GEN8_VECS_IRQ_SHIFT,
if (HAS_ENGINE(gt, VECS0)) {
[VECS0] = __GEN9_VECS0_MOCS0,
case VECS0:
intel_engine_cs_irq(gt->engine[VECS0], pm_iir >> 10);
[VECS0] = {
#define R_VECS BIT(VECS0)
[VECS0] = {
[VECS0] = VECS_AS_CONTEXT_SWITCH,
id = VECS0;
engine_mask |= BIT(VECS0);
{VECS0, RING_EXCC(VEBOX_RING_BASE), 0xffff, false}, /* 0x1a028 */
[VECS0] = 0xcb00,
[VECS0] = 0x4270,
[VECS0] = 0xcb00,
case VECS0:
.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0),
BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0),
BIT(RCS0) | BIT(BCS0) | BIT(VECS0) |
BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
BIT(VECS0) | BIT(VECS1) | \
.engine_mask = BIT(VECS0) | BIT(VCS0) | BIT(VCS2) | BIT(GSC0),