Symbol: SRI2_DWB
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
31
SRI2_DWB(WB_ENABLE, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
32
SRI2_DWB(WB_EC_CONFIG, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
33
SRI2_DWB(CNV_MODE, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
34
SRI2_DWB(CNV_WINDOW_START, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
35
SRI2_DWB(CNV_WINDOW_SIZE, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
36
SRI2_DWB(CNV_UPDATE, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
37
SRI2_DWB(CNV_SOURCE_SIZE, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
38
SRI2_DWB(CNV_TEST_CNTL, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
39
SRI2_DWB(CNV_TEST_CRC_RED, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
40
SRI2_DWB(CNV_TEST_CRC_GREEN, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
41
SRI2_DWB(CNV_TEST_CRC_BLUE, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
42
SRI2_DWB(WBSCL_COEF_RAM_SELECT, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
43
SRI2_DWB(WBSCL_COEF_RAM_TAP_DATA, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
44
SRI2_DWB(WBSCL_MODE, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
45
SRI2_DWB(WBSCL_TAP_CONTROL, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
46
SRI2_DWB(WBSCL_DEST_SIZE, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
47
SRI2_DWB(WBSCL_HORZ_FILTER_SCALE_RATIO, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
48
SRI2_DWB(WBSCL_HORZ_FILTER_INIT_Y_RGB, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
49
SRI2_DWB(WBSCL_HORZ_FILTER_INIT_CBCR, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
50
SRI2_DWB(WBSCL_VERT_FILTER_SCALE_RATIO, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
51
SRI2_DWB(WBSCL_VERT_FILTER_INIT_Y_RGB, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
52
SRI2_DWB(WBSCL_VERT_FILTER_INIT_CBCR, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
53
SRI2_DWB(WBSCL_ROUND_OFFSET, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
54
SRI2_DWB(WBSCL_OVERFLOW_STATUS, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
55
SRI2_DWB(WBSCL_COEF_RAM_CONFLICT_STATUS, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
56
SRI2_DWB(WBSCL_TEST_CNTL, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
57
SRI2_DWB(WBSCL_TEST_CRC_RED, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
58
SRI2_DWB(WBSCL_TEST_CRC_GREEN, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
59
SRI2_DWB(WBSCL_TEST_CRC_BLUE, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
60
SRI2_DWB(WBSCL_BACKPRESSURE_CNT_EN, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
61
SRI2_DWB(WB_MCIF_BACKPRESSURE_CNT, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
62
SRI2_DWB(WBSCL_CLAMP_Y_RGB, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
63
SRI2_DWB(WBSCL_CLAMP_CBCR, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
64
SRI2_DWB(WBSCL_OUTSIDE_PIX_STRATEGY, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
65
SRI2_DWB(WBSCL_OUTSIDE_PIX_STRATEGY_CBCR, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
66
SRI2_DWB(WBSCL_DEBUG, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
67
SRI2_DWB(WBSCL_TEST_DEBUG_INDEX, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
68
SRI2_DWB(WBSCL_TEST_DEBUG_DATA, WBSCL, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
69
SRI2_DWB(WB_DEBUG_CTRL, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
70
SRI2_DWB(WB_DBG_MODE, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
71
SRI2_DWB(WB_HW_DEBUG, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
72
SRI2_DWB(CNV_TEST_DEBUG_INDEX, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
73
SRI2_DWB(CNV_TEST_DEBUG_DATA, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
74
SRI2_DWB(WB_SOFT_RESET, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
75
SRI2_DWB(WB_WARM_UP_MODE_CTL1, CNV, inst),\
drivers/gpu/drm/amd/display/dc/dcn20/dcn20_dwb.h
76
SRI2_DWB(WB_WARM_UP_MODE_CTL2, CNV, inst)