Symbol: SMEMC_VIRT
arch/arm/mach-pxa/pxa25x.c
162
.virtual = (unsigned long)SMEMC_VIRT,
arch/arm/mach-pxa/pxa27x.c
249
.virtual = (unsigned long)SMEMC_VIRT,
arch/arm/mach-pxa/pxa3xx.c
379
.virtual = (unsigned long)SMEMC_VIRT,
arch/arm/mach-pxa/smemc.h
15
#define MDCNFG (SMEMC_VIRT + 0x00) /* SDRAM Configuration Register 0 */
arch/arm/mach-pxa/smemc.h
16
#define MDREFR (SMEMC_VIRT + 0x04) /* SDRAM Refresh Control Register */
arch/arm/mach-pxa/smemc.h
17
#define MSC0 (SMEMC_VIRT + 0x08) /* Static Memory Control Register 0 */
arch/arm/mach-pxa/smemc.h
18
#define MSC1 (SMEMC_VIRT + 0x0C) /* Static Memory Control Register 1 */
arch/arm/mach-pxa/smemc.h
19
#define MSC2 (SMEMC_VIRT + 0x10) /* Static Memory Control Register 2 */
arch/arm/mach-pxa/smemc.h
20
#define MECR (SMEMC_VIRT + 0x14) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
arch/arm/mach-pxa/smemc.h
21
#define SXLCR (SMEMC_VIRT + 0x18) /* LCR value to be written to SDRAM-Timing Synchronous Flash */
arch/arm/mach-pxa/smemc.h
22
#define SXCNFG (SMEMC_VIRT + 0x1C) /* Synchronous Static Memory Control Register */
arch/arm/mach-pxa/smemc.h
23
#define SXMRS (SMEMC_VIRT + 0x24) /* MRS value to be written to Synchronous Flash or SMROM */
arch/arm/mach-pxa/smemc.h
24
#define MCMEM0 (SMEMC_VIRT + 0x28) /* Card interface Common Memory Space Socket 0 Timing */
arch/arm/mach-pxa/smemc.h
25
#define MCMEM1 (SMEMC_VIRT + 0x2C) /* Card interface Common Memory Space Socket 1 Timing */
arch/arm/mach-pxa/smemc.h
26
#define MCATT0 (SMEMC_VIRT + 0x30) /* Card interface Attribute Space Socket 0 Timing Configuration */
arch/arm/mach-pxa/smemc.h
27
#define MCATT1 (SMEMC_VIRT + 0x34) /* Card interface Attribute Space Socket 1 Timing Configuration */
arch/arm/mach-pxa/smemc.h
28
#define MCIO0 (SMEMC_VIRT + 0x38) /* Card interface I/O Space Socket 0 Timing Configuration */
arch/arm/mach-pxa/smemc.h
29
#define MCIO1 (SMEMC_VIRT + 0x3C) /* Card interface I/O Space Socket 1 Timing Configuration */
arch/arm/mach-pxa/smemc.h
30
#define MDMRS (SMEMC_VIRT + 0x40) /* MRS value to be written to SDRAM */
arch/arm/mach-pxa/smemc.h
31
#define BOOT_DEF (SMEMC_VIRT + 0x44) /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */
arch/arm/mach-pxa/smemc.h
32
#define MEMCLKCFG (SMEMC_VIRT + 0x68) /* Clock Configuration */
arch/arm/mach-pxa/smemc.h
33
#define CSADRCFG0 (SMEMC_VIRT + 0x80) /* Address Configuration Register for CS0 */
arch/arm/mach-pxa/smemc.h
34
#define CSADRCFG1 (SMEMC_VIRT + 0x84) /* Address Configuration Register for CS1 */
arch/arm/mach-pxa/smemc.h
35
#define CSADRCFG2 (SMEMC_VIRT + 0x88) /* Address Configuration Register for CS2 */
arch/arm/mach-pxa/smemc.h
36
#define CSADRCFG3 (SMEMC_VIRT + 0x8C) /* Address Configuration Register for CS3 */
arch/arm/mach-pxa/smemc.h
37
#define CSMSADRCFG (SMEMC_VIRT + 0xA0) /* Chip Select Configuration Register */
arch/arm/mach-pxa/smemc.h
44
#define MCMEM(s) (SMEMC_VIRT + 0x28 + ((s)<<2)) /* Card interface Common Memory Space Socket s Timing */
arch/arm/mach-pxa/smemc.h
45
#define MCATT(s) (SMEMC_VIRT + 0x30 + ((s)<<2)) /* Card interface Attribute Space Socket s Timing Configuration */
arch/arm/mach-pxa/smemc.h
46
#define MCIO(s) (SMEMC_VIRT + 0x38 + ((s)<<2)) /* Card interface I/O Space Socket s Timing Configuration */