Symbol: RREG32_NO_KIQ
drivers/gpu/drm/amd/amdgpu/amdgpu_device.c
734
*data++ = RREG32_NO_KIQ(mmMM_DATA);
drivers/gpu/drm/amd/amdgpu/amdgpu_virt.c
1603
return RREG32_NO_KIQ(offset);
drivers/gpu/drm/amd/amdgpu/amdgpu_virt.c
65
return RREG32_NO_KIQ(0xc040) == 0xffffffff;
drivers/gpu/drm/amd/amdgpu/gfx_v10_0.c
8307
pre_data = RREG32_NO_KIQ(reg);
drivers/gpu/drm/amd/amdgpu/gfx_v11_0.c
5592
pre_data = RREG32_NO_KIQ(reg);
drivers/gpu/drm/amd/amdgpu/gfx_v12_0.c
3972
data = RREG32_NO_KIQ(reg);
drivers/gpu/drm/amd/amdgpu/gfx_v12_1.c
2959
data = RREG32_NO_KIQ(reg);
drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c
5588
data = RREG32_NO_KIQ(mmRLC_SPM_VMID);
drivers/gpu/drm/amd/amdgpu/gfx_v9_0.c
5165
data = RREG32_NO_KIQ(reg);
drivers/gpu/drm/amd/amdgpu/gfx_v9_4_3.c
1677
pre_data = RREG32_NO_KIQ(reg);
drivers/gpu/drm/amd/amdgpu/gmc_v11_0.c
298
inv_req = RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
drivers/gpu/drm/amd/amdgpu/gmc_v11_0.c
304
RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
drivers/gpu/drm/amd/amdgpu/gmc_v12_0.c
278
inv_req = RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
drivers/gpu/drm/amd/amdgpu/gmc_v12_0.c
284
RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
drivers/gpu/drm/amd/amdgpu/gmc_v12_1.c
290
inv_req = RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
drivers/gpu/drm/amd/amdgpu/gmc_v12_1.c
296
RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c
884
RREG32_NO_KIQ(req);
drivers/gpu/drm/amd/amdgpu/hdp_v5_2.c
38
RREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2);
drivers/gpu/drm/amd/amdgpu/ih_v6_0.c
447
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
drivers/gpu/drm/amd/amdgpu/ih_v6_0.c
465
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
drivers/gpu/drm/amd/amdgpu/ih_v6_0.c
496
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
drivers/gpu/drm/amd/amdgpu/ih_v6_1.c
418
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
drivers/gpu/drm/amd/amdgpu/ih_v6_1.c
433
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
drivers/gpu/drm/amd/amdgpu/ih_v6_1.c
465
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
drivers/gpu/drm/amd/amdgpu/ih_v7_0.c
443
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
drivers/gpu/drm/amd/amdgpu/ih_v7_0.c
458
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
drivers/gpu/drm/amd/amdgpu/ih_v7_0.c
489
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
140
reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
182
RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
243
u32 tmp = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL));
drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
331
u32 tmp = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL));
drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
58
return RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
drivers/gpu/drm/amd/amdgpu/mxgpu_ai.c
68
reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
234
switch (RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW1)) {
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
238
RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW2);
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
240
RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW3);
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
254
RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW2);
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
325
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
419
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
57
return RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
drivers/gpu/drm/amd/amdgpu/mxgpu_nv.c
67
reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
325
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
330
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
339
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
347
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
358
reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
374
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
379
reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
395
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
405
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
504
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c
537
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
drivers/gpu/drm/amd/amdgpu/navi10_ih.c
427
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
drivers/gpu/drm/amd/amdgpu/navi10_ih.c
441
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
drivers/gpu/drm/amd/amdgpu/navi10_ih.c
472
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
drivers/gpu/drm/amd/amdgpu/vega10_ih.c
356
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
drivers/gpu/drm/amd/amdgpu/vega10_ih.c
371
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
drivers/gpu/drm/amd/amdgpu/vega10_ih.c
402
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
drivers/gpu/drm/amd/amdgpu/vega20_ih.c
437
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
drivers/gpu/drm/amd/amdgpu/vega20_ih.c
455
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
drivers/gpu/drm/amd/amdgpu/vega20_ih.c
487
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
drivers/gpu/drm/amd/amdgpu/vi.c
304
(void)RREG32_NO_KIQ(mmPCIE_INDEX);
drivers/gpu/drm/amd/amdgpu/vi.c
305
r = RREG32_NO_KIQ(mmPCIE_DATA);
drivers/gpu/drm/amd/amdgpu/vi.c
316
(void)RREG32_NO_KIQ(mmPCIE_INDEX);
drivers/gpu/drm/amd/amdgpu/vi.c
318
(void)RREG32_NO_KIQ(mmPCIE_DATA);
drivers/gpu/drm/amd/amdgpu/vi.c
329
r = RREG32_NO_KIQ(mmSMC_IND_DATA_11);