RREG32_NO_KIQ
*data++ = RREG32_NO_KIQ(mmMM_DATA);
return RREG32_NO_KIQ(offset);
return RREG32_NO_KIQ(0xc040) == 0xffffffff;
pre_data = RREG32_NO_KIQ(reg);
pre_data = RREG32_NO_KIQ(reg);
data = RREG32_NO_KIQ(reg);
data = RREG32_NO_KIQ(reg);
data = RREG32_NO_KIQ(mmRLC_SPM_VMID);
data = RREG32_NO_KIQ(reg);
pre_data = RREG32_NO_KIQ(reg);
inv_req = RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
inv_req = RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
inv_req = RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
RREG32_NO_KIQ(hub->vm_l2_bank_select_reserved_cid2);
RREG32_NO_KIQ(req);
RREG32_NO_KIQ((adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL) >> 2);
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
u32 tmp = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL));
u32 tmp = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_INT_CNTL));
return RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
reg = RREG32_NO_KIQ(SOC15_REG_OFFSET(NBIO, 0,
switch (RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW1)) {
RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW2);
RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW3);
RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW2);
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
return RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0);
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_RCV_DW0);
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
reg = RREG32_NO_KIQ(mmMAILBOX_CONTROL);
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
u32 tmp = RREG32_NO_KIQ(mmMAILBOX_INT_CNTL);
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
(void)RREG32_NO_KIQ(mmPCIE_INDEX);
r = RREG32_NO_KIQ(mmPCIE_DATA);
(void)RREG32_NO_KIQ(mmPCIE_INDEX);
(void)RREG32_NO_KIQ(mmPCIE_DATA);
r = RREG32_NO_KIQ(mmSMC_IND_DATA_11);