Symbol: PXA_IRQ
arch/arm/mach-pxa/irq.c
104
handle_IRQ(PXA_IRQ(fls(mask) - 1), regs);
arch/arm/mach-pxa/irq.c
118
handle_IRQ(PXA_IRQ(ICHP_IRQ(ichp)), regs);
arch/arm/mach-pxa/irq.c
150
pxa_irq_domain = irq_domain_create_legacy(of_fwnode_handle(node), irq_nr, PXA_IRQ(0), 0,
arch/arm/mach-pxa/irqs.h
17
#define IRQ_SSP3 PXA_IRQ(0) /* SSP3 service request */
arch/arm/mach-pxa/irqs.h
18
#define IRQ_MSL PXA_IRQ(1) /* MSL Interface interrupt */
arch/arm/mach-pxa/irqs.h
19
#define IRQ_USBH2 PXA_IRQ(2) /* USB Host interrupt 1 (OHCI,PXA27x) */
arch/arm/mach-pxa/irqs.h
20
#define IRQ_USBH1 PXA_IRQ(3) /* USB Host interrupt 2 (non-OHCI,PXA27x) */
arch/arm/mach-pxa/irqs.h
21
#define IRQ_KEYPAD PXA_IRQ(4) /* Key pad controller */
arch/arm/mach-pxa/irqs.h
22
#define IRQ_MEMSTK PXA_IRQ(5) /* Memory Stick interrupt (PXA27x) */
arch/arm/mach-pxa/irqs.h
23
#define IRQ_ACIPC0 PXA_IRQ(5) /* AP-CP Communication (PXA930) */
arch/arm/mach-pxa/irqs.h
24
#define IRQ_PWRI2C PXA_IRQ(6) /* Power I2C interrupt */
arch/arm/mach-pxa/irqs.h
25
#define IRQ_HWUART PXA_IRQ(7) /* HWUART Transmit/Receive/Error (PXA26x) */
arch/arm/mach-pxa/irqs.h
26
#define IRQ_OST_4_11 PXA_IRQ(7) /* OS timer 4-11 matches (PXA27x) */
arch/arm/mach-pxa/irqs.h
27
#define IRQ_GPIO0 PXA_IRQ(8) /* GPIO0 Edge Detect */
arch/arm/mach-pxa/irqs.h
28
#define IRQ_GPIO1 PXA_IRQ(9) /* GPIO1 Edge Detect */
arch/arm/mach-pxa/irqs.h
29
#define IRQ_GPIO_2_x PXA_IRQ(10) /* GPIO[2-x] Edge Detect */
arch/arm/mach-pxa/irqs.h
30
#define IRQ_USB PXA_IRQ(11) /* USB Service */
arch/arm/mach-pxa/irqs.h
31
#define IRQ_PMU PXA_IRQ(12) /* Performance Monitoring Unit */
arch/arm/mach-pxa/irqs.h
32
#define IRQ_I2S PXA_IRQ(13) /* I2S Interrupt (PXA27x) */
arch/arm/mach-pxa/irqs.h
33
#define IRQ_SSP4 PXA_IRQ(13) /* SSP4 service request (PXA3xx) */
arch/arm/mach-pxa/irqs.h
34
#define IRQ_AC97 PXA_IRQ(14) /* AC97 Interrupt */
arch/arm/mach-pxa/irqs.h
35
#define IRQ_ASSP PXA_IRQ(15) /* Audio SSP Service Request (PXA25x) */
arch/arm/mach-pxa/irqs.h
36
#define IRQ_USIM PXA_IRQ(15) /* Smart Card interface interrupt (PXA27x) */
arch/arm/mach-pxa/irqs.h
37
#define IRQ_NSSP PXA_IRQ(16) /* Network SSP Service Request (PXA25x) */
arch/arm/mach-pxa/irqs.h
38
#define IRQ_SSP2 PXA_IRQ(16) /* SSP2 interrupt (PXA27x) */
arch/arm/mach-pxa/irqs.h
39
#define IRQ_LCD PXA_IRQ(17) /* LCD Controller Service Request */
arch/arm/mach-pxa/irqs.h
40
#define IRQ_I2C PXA_IRQ(18) /* I2C Service Request */
arch/arm/mach-pxa/irqs.h
41
#define IRQ_ICP PXA_IRQ(19) /* ICP Transmit/Receive/Error */
arch/arm/mach-pxa/irqs.h
42
#define IRQ_ACIPC2 PXA_IRQ(19) /* AP-CP Communication (PXA930) */
arch/arm/mach-pxa/irqs.h
43
#define IRQ_STUART PXA_IRQ(20) /* STUART Transmit/Receive/Error */
arch/arm/mach-pxa/irqs.h
44
#define IRQ_BTUART PXA_IRQ(21) /* BTUART Transmit/Receive/Error */
arch/arm/mach-pxa/irqs.h
45
#define IRQ_FFUART PXA_IRQ(22) /* FFUART Transmit/Receive/Error*/
arch/arm/mach-pxa/irqs.h
46
#define IRQ_MMC PXA_IRQ(23) /* MMC Status/Error Detection */
arch/arm/mach-pxa/irqs.h
47
#define IRQ_SSP PXA_IRQ(24) /* SSP Service Request */
arch/arm/mach-pxa/irqs.h
48
#define IRQ_DMA PXA_IRQ(25) /* DMA Channel Service Request */
arch/arm/mach-pxa/irqs.h
49
#define IRQ_OST0 PXA_IRQ(26) /* OS Timer match 0 */
arch/arm/mach-pxa/irqs.h
50
#define IRQ_OST1 PXA_IRQ(27) /* OS Timer match 1 */
arch/arm/mach-pxa/irqs.h
51
#define IRQ_OST2 PXA_IRQ(28) /* OS Timer match 2 */
arch/arm/mach-pxa/irqs.h
52
#define IRQ_OST3 PXA_IRQ(29) /* OS Timer match 3 */
arch/arm/mach-pxa/irqs.h
53
#define IRQ_RTC1Hz PXA_IRQ(30) /* RTC HZ Clock Tick */
arch/arm/mach-pxa/irqs.h
54
#define IRQ_RTCAlrm PXA_IRQ(31) /* RTC Alarm */
arch/arm/mach-pxa/irqs.h
56
#define IRQ_TPM PXA_IRQ(32) /* TPM interrupt */
arch/arm/mach-pxa/irqs.h
57
#define IRQ_CAMERA PXA_IRQ(33) /* Camera Interface */
arch/arm/mach-pxa/irqs.h
58
#define IRQ_CIR PXA_IRQ(34) /* Consumer IR */
arch/arm/mach-pxa/irqs.h
59
#define IRQ_COMM_WDT PXA_IRQ(35) /* Comm WDT interrupt */
arch/arm/mach-pxa/irqs.h
60
#define IRQ_TSI PXA_IRQ(36) /* Touch Screen Interface (PXA320) */
arch/arm/mach-pxa/irqs.h
61
#define IRQ_ENHROT PXA_IRQ(37) /* Enhanced Rotary (PXA930) */
arch/arm/mach-pxa/irqs.h
62
#define IRQ_USIM2 PXA_IRQ(38) /* USIM2 Controller */
arch/arm/mach-pxa/irqs.h
63
#define IRQ_GCU PXA_IRQ(39) /* Graphics Controller (PXA3xx) */
arch/arm/mach-pxa/irqs.h
64
#define IRQ_ACIPC1 PXA_IRQ(40) /* AP-CP Communication (PXA930) */
arch/arm/mach-pxa/irqs.h
65
#define IRQ_MMC2 PXA_IRQ(41) /* MMC2 Controller */
arch/arm/mach-pxa/irqs.h
66
#define IRQ_TRKBALL PXA_IRQ(43) /* Track Ball (PXA930) */
arch/arm/mach-pxa/irqs.h
67
#define IRQ_1WIRE PXA_IRQ(44) /* 1-Wire Controller */
arch/arm/mach-pxa/irqs.h
68
#define IRQ_NAND PXA_IRQ(45) /* NAND Controller */
arch/arm/mach-pxa/irqs.h
69
#define IRQ_USB2 PXA_IRQ(46) /* USB 2.0 Device Controller */
arch/arm/mach-pxa/irqs.h
70
#define IRQ_WAKEUP0 PXA_IRQ(49) /* EXT_WAKEUP0 */
arch/arm/mach-pxa/irqs.h
71
#define IRQ_WAKEUP1 PXA_IRQ(50) /* EXT_WAKEUP1 */
arch/arm/mach-pxa/irqs.h
72
#define IRQ_DMEMC PXA_IRQ(51) /* Dynamic Memory Controller */
arch/arm/mach-pxa/irqs.h
73
#define IRQ_MMC3 PXA_IRQ(55) /* MMC3 Controller (PXA310) */
arch/arm/mach-pxa/irqs.h
75
#define IRQ_U2O PXA_IRQ(64) /* USB OTG 2.0 Controller (PXA935) */
arch/arm/mach-pxa/irqs.h
76
#define IRQ_U2H PXA_IRQ(65) /* USB Host 2.0 Controller (PXA935) */
arch/arm/mach-pxa/irqs.h
77
#define IRQ_PXA935_MMC0 PXA_IRQ(72) /* MMC0 Controller (PXA935) */
arch/arm/mach-pxa/irqs.h
78
#define IRQ_PXA935_MMC1 PXA_IRQ(73) /* MMC1 Controller (PXA935) */
arch/arm/mach-pxa/irqs.h
79
#define IRQ_PXA935_MMC2 PXA_IRQ(74) /* MMC2 Controller (PXA935) */
arch/arm/mach-pxa/irqs.h
80
#define IRQ_U2P PXA_IRQ(93) /* USB PHY D+/D- Lines (PXA935) */
arch/arm/mach-pxa/irqs.h
82
#define PXA_GPIO_IRQ_BASE PXA_IRQ(96)