PHYACC_ATTR_MODE_READ
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
if (mode == PHYACC_ATTR_MODE_READ)
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ, bank, offset, val);
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
{ PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_DSP,
{ PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_SMI,
{ PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_MISC,
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
irq_status = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_SMI,
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_SMI,
gain_idx = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
pos_peak = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
neg_peak = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
pos_peak_time = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
neg_peak_time = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_DSP,