Symbol: PHASE
drivers/gpu/drm/amd/display/dc/dccg/dcn31/dcn31_dccg.h
55
DCCG_SRII(PHASE, DTBCLK_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dccg/dcn31/dcn31_dccg.h
56
DCCG_SRII(PHASE, DTBCLK_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dccg/dcn31/dcn31_dccg.h
57
DCCG_SRII(PHASE, DTBCLK_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dccg/dcn31/dcn31_dccg.h
58
DCCG_SRII(PHASE, DTBCLK_DTO, 3),\
drivers/gpu/drm/amd/display/dc/dccg/dcn314/dcn314_dccg.h
60
DCCG_SRII(PHASE, DTBCLK_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dccg/dcn314/dcn314_dccg.h
61
DCCG_SRII(PHASE, DTBCLK_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dccg/dcn314/dcn314_dccg.h
62
DCCG_SRII(PHASE, DTBCLK_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dccg/dcn314/dcn314_dccg.h
63
DCCG_SRII(PHASE, DTBCLK_DTO, 3),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c
1203
clock_hz = REG_READ(PHASE[inst]);
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c
1313
REG_WRITE(PHASE[inst], pixel_clk);
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c
1343
REG_WRITE(PHASE[inst], e->target_pixel_rate_khz * e->mult_factor);
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c
1347
REG_WRITE(PHASE[inst], pll_settings->actual_pix_clk_100hz * 100);
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c
989
REG_WRITE(PHASE[inst], e->target_pixel_rate_khz * e->mult_factor);
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.c
993
REG_WRITE(PHASE[inst], pll_settings->actual_pix_clk_100hz * 100);
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
105
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
106
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
107
SRII(PHASE, DP_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
108
SRII(PHASE, DP_DTO, 3),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
120
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
121
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
122
SRII(PHASE, DP_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
123
SRII(PHASE, DP_DTO, 3),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
135
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
136
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
137
SRII(PHASE, DP_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
138
SRII(PHASE, DP_DTO, 3),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
139
SRII(PHASE, DP_DTO, 4),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
153
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
154
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
176
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
177
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
178
SRII(PHASE, DP_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
179
SRII(PHASE, DP_DTO, 3),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
228
uint32_t PHASE[MAX_PIPES];
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
60
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
61
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
62
SRII(PHASE, DP_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
63
SRII(PHASE, DP_DTO, 3),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
64
SRII(PHASE, DP_DTO, 4),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
65
SRII(PHASE, DP_DTO, 5),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
81
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
82
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
90
SRII(PHASE, DP_DTO, 0),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
91
SRII(PHASE, DP_DTO, 1),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
92
SRII(PHASE, DP_DTO, 2),\
drivers/gpu/drm/amd/display/dc/dce/dce_clock_source.h
93
SRII(PHASE, DP_DTO, 3),\
drivers/gpu/drm/amd/display/dc/resource/dcn32/dcn32_resource.h
1253
DCCG_SRII(PHASE, DTBCLK_DTO, 0), DCCG_SRII(PHASE, DTBCLK_DTO, 1), \
drivers/gpu/drm/amd/display/dc/resource/dcn32/dcn32_resource.h
1254
DCCG_SRII(PHASE, DTBCLK_DTO, 2), DCCG_SRII(PHASE, DTBCLK_DTO, 3), \
drivers/gpu/drm/amd/display/dc/resource/dcn32/dcn32_resource.h
200
SRII_ARR_2(PHASE, DP_DTO, 0, index), \
drivers/gpu/drm/amd/display/dc/resource/dcn32/dcn32_resource.h
201
SRII_ARR_2(PHASE, DP_DTO, 1, index), \
drivers/gpu/drm/amd/display/dc/resource/dcn32/dcn32_resource.h
202
SRII_ARR_2(PHASE, DP_DTO, 2, index), \
drivers/gpu/drm/amd/display/dc/resource/dcn32/dcn32_resource.h
203
SRII_ARR_2(PHASE, DP_DTO, 3, index), \
drivers/gpu/drm/amd/display/dc/resource/dcn401/dcn401_resource.h
641
DCCG_SRII(PHASE, DP_DTO, 0), DCCG_SRII(PHASE, DP_DTO, 1), \
drivers/gpu/drm/amd/display/dc/resource/dcn401/dcn401_resource.h
642
DCCG_SRII(PHASE, DP_DTO, 2), DCCG_SRII(PHASE, DP_DTO, 3), \
drivers/gpu/drm/nouveau/dispnv50/head507d.c
62
NVVAL(NV507D, HEAD_SET_DITHER_CONTROL, PHASE, 0));
drivers/gpu/drm/nouveau/dispnv50/head907d.c
91
NVVAL(NV907D, HEAD_SET_DITHER_CONTROL, PHASE, 0));
drivers/gpu/drm/nouveau/dispnv50/head917d.c
44
NVVAL(NV917D, HEAD_SET_DITHER_CONTROL, PHASE, 0));
drivers/gpu/drm/nouveau/dispnv50/headc37d.c
100
NVVAL(NVC37D, HEAD_SET_DITHER_CONTROL, PHASE, 0));
drivers/gpu/drm/nouveau/dispnv50/headca7d.c
105
NVVAL(NVCA7D, HEAD_SET_DITHER_CONTROL, PHASE, 0));
drivers/scsi/FlashPoint.c
1806
&& !((RDW_HARPOON((ioport + hp_intstat)) & PHASE)
drivers/scsi/FlashPoint.c
1833
(PROG_HLT | RSEL | PHASE | BUS_FREE));
drivers/scsi/FlashPoint.c
1869
(PHASE | IUNKWN | PROG_HLT));
drivers/scsi/FlashPoint.c
2057
(PROG_HLT | TIMEOUT | SEL | BUS_FREE | PHASE |
drivers/scsi/FlashPoint.c
2644
WRW_HARPOON((port + hp_intstat), PHASE);
drivers/scsi/FlashPoint.c
2649
WRW_HARPOON((port + hp_intstat), PHASE);
drivers/scsi/FlashPoint.c
2722
(PHASE | RESET))
drivers/scsi/FlashPoint.c
2804
while (!(RDW_HARPOON((port + hp_intstat)) & (PHASE | RESET)) &&
drivers/scsi/FlashPoint.c
2814
WRW_HARPOON((port + hp_intstat), PHASE);
drivers/scsi/FlashPoint.c
2819
WRW_HARPOON((port + hp_intstat), PHASE);
drivers/scsi/FlashPoint.c
2822
(BUS_FREE | PHASE | XFER_CNT_0));
drivers/scsi/FlashPoint.c
2838
(BUS_FREE | PHASE))) {
drivers/scsi/FlashPoint.c
4195
WRW_HARPOON((port + hp_intstat), (BUS_FREE | PHASE | XFER_CNT_0));
drivers/scsi/FlashPoint.c
4210
while (!(RDW_HARPOON((port + hp_intstat)) & (BUS_FREE | PHASE))) {
drivers/scsi/FlashPoint.c
6122
(RESET | TIMEOUT | SEL | BUS_FREE | PHASE));