Symbol: MSTPCR2
arch/sh/boot/romimage/mmcif-sh7724.c
42
__raw_writel(__raw_readl(MSTPCR2) & ~0x20000000, MSTPCR2);
arch/sh/boot/romimage/mmcif-sh7724.c
75
__raw_writel(__raw_readl(MSTPCR2) | 0x20000000, MSTPCR2);
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
166
[MSTP225] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 25, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
167
[MSTP224] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 24, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
168
[MSTP218] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 18, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
169
[MSTP217] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 17, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
170
[MSTP216] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 16, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
171
[MSTP214] = MSTP(&r_clk, MSTPCR2, 14, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
172
[MSTP213] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 13, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
173
[MSTP212] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 12, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
174
[MSTP211] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 11, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
175
[MSTP208] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 8, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
176
[MSTP206] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 6, CLK_ENABLE_ON_INIT),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
177
[MSTP205] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
178
[MSTP204] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
179
[MSTP203] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
180
[MSTP202] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 2, CLK_ENABLE_ON_INIT),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
181
[MSTP201] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 1, CLK_ENABLE_ON_INIT),
arch/sh/kernel/cpu/sh4a/clock-sh7343.c
182
[MSTP200] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 0, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
166
[MSTP227] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 27, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
167
[MSTP226] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 26, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
168
[MSTP224] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 24, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
169
[MSTP223] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 23, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
170
[MSTP222] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 22, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
171
[MSTP218] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 18, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
172
[MSTP217] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 17, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
173
[MSTP211] = MSTP(&div4_clks[DIV4_P], MSTPCR2, 11, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
174
[MSTP207] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 7, CLK_ENABLE_ON_INIT),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
175
[MSTP205] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
176
[MSTP204] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
177
[MSTP203] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
178
[MSTP202] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 2, CLK_ENABLE_ON_INIT),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
179
[MSTP201] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 1, CLK_ENABLE_ON_INIT),
arch/sh/kernel/cpu/sh4a/clock-sh7366.c
180
[MSTP200] = MSTP(&div4_clks[DIV4_B], MSTPCR2, 0, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
155
[HWBLK_SDHI] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 18, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
156
[HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk, MSTPCR2, 14, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
157
[HWBLK_USBF] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 11, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
158
[HWBLK_2DG] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 9, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
159
[HWBLK_SIU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 8, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
160
[HWBLK_JPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 6, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
161
[HWBLK_VOU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
162
[HWBLK_BEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
163
[HWBLK_CEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
164
[HWBLK_VEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 2, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
165
[HWBLK_VPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 1, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7722.c
166
[HWBLK_LCDC] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 0, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
173
[HWBLK_ATAPI] = SH_CLK_MSTP32(&div4_clks[DIV4_SH], MSTPCR2, 28, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
174
[HWBLK_ADC] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 27, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
175
[HWBLK_TPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 25, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
176
[HWBLK_IRDA] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 24, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
177
[HWBLK_TSIF] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 22, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
178
[HWBLK_ICB] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 21, CLK_ENABLE_ON_INIT),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
179
[HWBLK_SDHI0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 18, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
180
[HWBLK_SDHI1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 17, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
181
[HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk, MSTPCR2, 14, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
182
[HWBLK_USB] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 11, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
183
[HWBLK_2DG] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 10, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
184
[HWBLK_SIU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 8, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
185
[HWBLK_VEU2H1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 6, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
186
[HWBLK_VOU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
187
[HWBLK_BEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
188
[HWBLK_CEU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
189
[HWBLK_VEU2H0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 2, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
190
[HWBLK_VPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 1, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7723.c
191
[HWBLK_LCDC] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 0, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
234
[HWBLK_MMC] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 29, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
235
[HWBLK_ETHER] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 28, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
236
[HWBLK_ATAPI] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 26, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
237
[HWBLK_TPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 25, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
238
[HWBLK_IRDA] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 24, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
239
[HWBLK_TSIF] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 22, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
240
[HWBLK_USB1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 21, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
241
[HWBLK_USB0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 20, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
242
[HWBLK_2DG] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 19, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
243
[HWBLK_SDHI0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 18, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
244
[HWBLK_SDHI1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 17, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
245
[HWBLK_VEU1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 15, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
246
[HWBLK_CEU1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 13, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
247
[HWBLK_BEU1] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 12, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
248
[HWBLK_2DDMAC] = SH_CLK_MSTP32(&div4_clks[DIV4_SH], MSTPCR2, 10, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
249
[HWBLK_SPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 9, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
250
[HWBLK_JPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 6, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
251
[HWBLK_VOU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 5, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
252
[HWBLK_BEU0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 4, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
253
[HWBLK_CEU0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 3, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
254
[HWBLK_VEU0] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 2, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
255
[HWBLK_VPU] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 1, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7724.c
256
[HWBLK_LCDC] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 0, 0),
arch/sh/kernel/cpu/sh4a/clock-sh7757.c
99
[MSTP220] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 20, 0),