Symbol: MCF_MBAR
arch/m68k/include/asm/m5206sim.h
100
#define MCFDMA_BASE0 (MCF_MBAR + 0x200) /* Base address DMA 0 */
arch/m68k/include/asm/m5206sim.h
101
#define MCFDMA_BASE1 (MCF_MBAR + 0x240) /* Base address DMA 1 */
arch/m68k/include/asm/m5206sim.h
104
#define MCFUART_BASE0 (MCF_MBAR + 0x180) /* Base address UART0 */
arch/m68k/include/asm/m5206sim.h
105
#define MCFUART_BASE1 (MCF_MBAR + 0x140) /* Base address UART1 */
arch/m68k/include/asm/m5206sim.h
107
#define MCFUART_BASE0 (MCF_MBAR + 0x140) /* Base address UART0 */
arch/m68k/include/asm/m5206sim.h
108
#define MCFUART_BASE1 (MCF_MBAR + 0x180) /* Base address UART1 */
arch/m68k/include/asm/m5206sim.h
154
#define MCFI2C_BASE0 (MCF_MBAR + 0x1e0)
arch/m68k/include/asm/m5206sim.h
25
#define MCFSIM_SIMR (MCF_MBAR + 0x03) /* SIM Config reg */
arch/m68k/include/asm/m5206sim.h
26
#define MCFSIM_ICR1 (MCF_MBAR + 0x14) /* Intr Ctrl reg 1 */
arch/m68k/include/asm/m5206sim.h
27
#define MCFSIM_ICR2 (MCF_MBAR + 0x15) /* Intr Ctrl reg 2 */
arch/m68k/include/asm/m5206sim.h
28
#define MCFSIM_ICR3 (MCF_MBAR + 0x16) /* Intr Ctrl reg 3 */
arch/m68k/include/asm/m5206sim.h
29
#define MCFSIM_ICR4 (MCF_MBAR + 0x17) /* Intr Ctrl reg 4 */
arch/m68k/include/asm/m5206sim.h
30
#define MCFSIM_ICR5 (MCF_MBAR + 0x18) /* Intr Ctrl reg 5 */
arch/m68k/include/asm/m5206sim.h
31
#define MCFSIM_ICR6 (MCF_MBAR + 0x19) /* Intr Ctrl reg 6 */
arch/m68k/include/asm/m5206sim.h
32
#define MCFSIM_ICR7 (MCF_MBAR + 0x1a) /* Intr Ctrl reg 7 */
arch/m68k/include/asm/m5206sim.h
33
#define MCFSIM_ICR8 (MCF_MBAR + 0x1b) /* Intr Ctrl reg 8 */
arch/m68k/include/asm/m5206sim.h
34
#define MCFSIM_ICR9 (MCF_MBAR + 0x1c) /* Intr Ctrl reg 9 */
arch/m68k/include/asm/m5206sim.h
35
#define MCFSIM_ICR10 (MCF_MBAR + 0x1d) /* Intr Ctrl reg 10 */
arch/m68k/include/asm/m5206sim.h
36
#define MCFSIM_ICR11 (MCF_MBAR + 0x1e) /* Intr Ctrl reg 11 */
arch/m68k/include/asm/m5206sim.h
37
#define MCFSIM_ICR12 (MCF_MBAR + 0x1f) /* Intr Ctrl reg 12 */
arch/m68k/include/asm/m5206sim.h
38
#define MCFSIM_ICR13 (MCF_MBAR + 0x20) /* Intr Ctrl reg 13 */
arch/m68k/include/asm/m5206sim.h
40
#define MCFSIM_ICR14 (MCF_MBAR + 0x21) /* Intr Ctrl reg 14 */
arch/m68k/include/asm/m5206sim.h
41
#define MCFSIM_ICR15 (MCF_MBAR + 0x22) /* Intr Ctrl reg 15 */
arch/m68k/include/asm/m5206sim.h
44
#define MCFSIM_IMR (MCF_MBAR + 0x36) /* Interrupt Mask */
arch/m68k/include/asm/m5206sim.h
45
#define MCFSIM_IPR (MCF_MBAR + 0x3a) /* Interrupt Pending */
arch/m68k/include/asm/m5206sim.h
47
#define MCFSIM_RSR (MCF_MBAR + 0x40) /* Reset Status */
arch/m68k/include/asm/m5206sim.h
48
#define MCFSIM_SYPCR (MCF_MBAR + 0x41) /* System Protection */
arch/m68k/include/asm/m5206sim.h
50
#define MCFSIM_SWIVR (MCF_MBAR + 0x42) /* SW Watchdog intr */
arch/m68k/include/asm/m5206sim.h
51
#define MCFSIM_SWSR (MCF_MBAR + 0x43) /* SW Watchdog srv */
arch/m68k/include/asm/m5206sim.h
53
#define MCFSIM_DCRR (MCF_MBAR + 0x46) /* DRAM Refresh reg (r/w) */
arch/m68k/include/asm/m5206sim.h
54
#define MCFSIM_DCTR (MCF_MBAR + 0x4a) /* DRAM Timing reg (r/w) */
arch/m68k/include/asm/m5206sim.h
55
#define MCFSIM_DAR0 (MCF_MBAR + 0x4c) /* DRAM 0 Address reg(r/w) */
arch/m68k/include/asm/m5206sim.h
56
#define MCFSIM_DMR0 (MCF_MBAR + 0x50) /* DRAM 0 Mask reg (r/w) */
arch/m68k/include/asm/m5206sim.h
57
#define MCFSIM_DCR0 (MCF_MBAR + 0x57) /* DRAM 0 Control reg (r/w) */
arch/m68k/include/asm/m5206sim.h
58
#define MCFSIM_DAR1 (MCF_MBAR + 0x58) /* DRAM 1 Address reg (r/w) */
arch/m68k/include/asm/m5206sim.h
59
#define MCFSIM_DMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg (r/w) */
arch/m68k/include/asm/m5206sim.h
60
#define MCFSIM_DCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control reg (r/w) */
arch/m68k/include/asm/m5206sim.h
62
#define MCFSIM_CSAR0 (MCF_MBAR + 0x64) /* CS 0 Address reg */
arch/m68k/include/asm/m5206sim.h
63
#define MCFSIM_CSMR0 (MCF_MBAR + 0x68) /* CS 0 Mask reg */
arch/m68k/include/asm/m5206sim.h
64
#define MCFSIM_CSCR0 (MCF_MBAR + 0x6e) /* CS 0 Control reg */
arch/m68k/include/asm/m5206sim.h
65
#define MCFSIM_CSAR1 (MCF_MBAR + 0x70) /* CS 1 Address reg */
arch/m68k/include/asm/m5206sim.h
66
#define MCFSIM_CSMR1 (MCF_MBAR + 0x74) /* CS 1 Mask reg */
arch/m68k/include/asm/m5206sim.h
67
#define MCFSIM_CSCR1 (MCF_MBAR + 0x7a) /* CS 1 Control reg */
arch/m68k/include/asm/m5206sim.h
68
#define MCFSIM_CSAR2 (MCF_MBAR + 0x7c) /* CS 2 Address reg */
arch/m68k/include/asm/m5206sim.h
69
#define MCFSIM_CSMR2 (MCF_MBAR + 0x80) /* CS 2 Mask reg */
arch/m68k/include/asm/m5206sim.h
70
#define MCFSIM_CSCR2 (MCF_MBAR + 0x86) /* CS 2 Control reg */
arch/m68k/include/asm/m5206sim.h
71
#define MCFSIM_CSAR3 (MCF_MBAR + 0x88) /* CS 3 Address reg */
arch/m68k/include/asm/m5206sim.h
72
#define MCFSIM_CSMR3 (MCF_MBAR + 0x8c) /* CS 3 Mask reg */
arch/m68k/include/asm/m5206sim.h
73
#define MCFSIM_CSCR3 (MCF_MBAR + 0x92) /* CS 3 Control reg */
arch/m68k/include/asm/m5206sim.h
74
#define MCFSIM_CSAR4 (MCF_MBAR + 0x94) /* CS 4 Address reg */
arch/m68k/include/asm/m5206sim.h
75
#define MCFSIM_CSMR4 (MCF_MBAR + 0x98) /* CS 4 Mask reg */
arch/m68k/include/asm/m5206sim.h
76
#define MCFSIM_CSCR4 (MCF_MBAR + 0x9e) /* CS 4 Control reg */
arch/m68k/include/asm/m5206sim.h
77
#define MCFSIM_CSAR5 (MCF_MBAR + 0xa0) /* CS 5 Address reg */
arch/m68k/include/asm/m5206sim.h
78
#define MCFSIM_CSMR5 (MCF_MBAR + 0xa4) /* CS 5 Mask reg */
arch/m68k/include/asm/m5206sim.h
79
#define MCFSIM_CSCR5 (MCF_MBAR + 0xaa) /* CS 5 Control reg */
arch/m68k/include/asm/m5206sim.h
80
#define MCFSIM_CSAR6 (MCF_MBAR + 0xac) /* CS 6 Address reg */
arch/m68k/include/asm/m5206sim.h
81
#define MCFSIM_CSMR6 (MCF_MBAR + 0xb0) /* CS 6 Mask reg */
arch/m68k/include/asm/m5206sim.h
82
#define MCFSIM_CSCR6 (MCF_MBAR + 0xb6) /* CS 6 Control reg */
arch/m68k/include/asm/m5206sim.h
83
#define MCFSIM_CSAR7 (MCF_MBAR + 0xb8) /* CS 7 Address reg */
arch/m68k/include/asm/m5206sim.h
84
#define MCFSIM_CSMR7 (MCF_MBAR + 0xbc) /* CS 7 Mask reg */
arch/m68k/include/asm/m5206sim.h
85
#define MCFSIM_CSCR7 (MCF_MBAR + 0xc2) /* CS 7 Control reg */
arch/m68k/include/asm/m5206sim.h
86
#define MCFSIM_DMCR (MCF_MBAR + 0xc6) /* Default control */
arch/m68k/include/asm/m5206sim.h
89
#define MCFSIM_PAR (MCF_MBAR + 0xca) /* Pin Assignment */
arch/m68k/include/asm/m5206sim.h
91
#define MCFSIM_PAR (MCF_MBAR + 0xcb) /* Pin Assignment */
arch/m68k/include/asm/m5206sim.h
94
#define MCFTIMER_BASE1 (MCF_MBAR + 0x100) /* Base of TIMER1 */
arch/m68k/include/asm/m5206sim.h
95
#define MCFTIMER_BASE2 (MCF_MBAR + 0x120) /* Base of TIMER2 */
arch/m68k/include/asm/m5206sim.h
97
#define MCFSIM_PADDR (MCF_MBAR + 0x1c5) /* Parallel Direction (r/w) */
arch/m68k/include/asm/m5206sim.h
98
#define MCFSIM_PADAT (MCF_MBAR + 0x1c9) /* Parallel Port Value (r/w) */
arch/m68k/include/asm/m525xsim.h
103
#define MCFUART_BASE0 (MCF_MBAR + 0x1c0) /* Base address UART0 */
arch/m68k/include/asm/m525xsim.h
104
#define MCFUART_BASE1 (MCF_MBAR + 0x200) /* Base address UART1 */
arch/m68k/include/asm/m525xsim.h
109
#define MCFQSPI_BASE (MCF_MBAR + 0x400) /* Base address QSPI */
arch/m68k/include/asm/m525xsim.h
127
#define MCFI2C_BASE0 (MCF_MBAR + 0x280) /* Base address I2C0 */
arch/m68k/include/asm/m525xsim.h
136
#define MCFDMA_BASE0 (MCF_MBAR + 0x300) /* Base address DMA 0 */
arch/m68k/include/asm/m525xsim.h
137
#define MCFDMA_BASE1 (MCF_MBAR + 0x340) /* Base address DMA 1 */
arch/m68k/include/asm/m525xsim.h
138
#define MCFDMA_BASE2 (MCF_MBAR + 0x380) /* Base address DMA 2 */
arch/m68k/include/asm/m525xsim.h
139
#define MCFDMA_BASE3 (MCF_MBAR + 0x3C0) /* Base address DMA 3 */
arch/m68k/include/asm/m525xsim.h
35
#define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status */
arch/m68k/include/asm/m525xsim.h
36
#define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */
arch/m68k/include/asm/m525xsim.h
37
#define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */
arch/m68k/include/asm/m525xsim.h
38
#define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog srv */
arch/m68k/include/asm/m525xsim.h
39
#define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */
arch/m68k/include/asm/m525xsim.h
40
#define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pending */
arch/m68k/include/asm/m525xsim.h
41
#define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */
arch/m68k/include/asm/m525xsim.h
42
#define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */
arch/m68k/include/asm/m525xsim.h
43
#define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */
arch/m68k/include/asm/m525xsim.h
44
#define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */
arch/m68k/include/asm/m525xsim.h
45
#define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */
arch/m68k/include/asm/m525xsim.h
46
#define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */
arch/m68k/include/asm/m525xsim.h
47
#define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */
arch/m68k/include/asm/m525xsim.h
48
#define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */
arch/m68k/include/asm/m525xsim.h
49
#define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */
arch/m68k/include/asm/m525xsim.h
50
#define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */
arch/m68k/include/asm/m525xsim.h
51
#define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */
arch/m68k/include/asm/m525xsim.h
52
#define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */
arch/m68k/include/asm/m525xsim.h
53
#define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */
arch/m68k/include/asm/m525xsim.h
55
#define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */
arch/m68k/include/asm/m525xsim.h
56
#define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */
arch/m68k/include/asm/m525xsim.h
57
#define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */
arch/m68k/include/asm/m525xsim.h
58
#define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */
arch/m68k/include/asm/m525xsim.h
59
#define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */
arch/m68k/include/asm/m525xsim.h
60
#define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */
arch/m68k/include/asm/m525xsim.h
61
#define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */
arch/m68k/include/asm/m525xsim.h
62
#define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */
arch/m68k/include/asm/m525xsim.h
63
#define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */
arch/m68k/include/asm/m525xsim.h
64
#define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */
arch/m68k/include/asm/m525xsim.h
65
#define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */
arch/m68k/include/asm/m525xsim.h
66
#define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */
arch/m68k/include/asm/m525xsim.h
67
#define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */
arch/m68k/include/asm/m525xsim.h
68
#define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */
arch/m68k/include/asm/m525xsim.h
69
#define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */
arch/m68k/include/asm/m525xsim.h
71
#define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */
arch/m68k/include/asm/m525xsim.h
72
#define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */
arch/m68k/include/asm/m525xsim.h
73
#define MCFSIM_DMR0 (MCF_MBAR + 0x10c) /* DRAM 0 Mask */
arch/m68k/include/asm/m525xsim.h
74
#define MCFSIM_DACR1 (MCF_MBAR + 0x110) /* DRAM 1 Addr/Ctrl */
arch/m68k/include/asm/m525xsim.h
75
#define MCFSIM_DMR1 (MCF_MBAR + 0x114) /* DRAM 1 Mask */
arch/m68k/include/asm/m525xsim.h
97
#define MCFTIMER_BASE1 (MCF_MBAR + 0x140) /* Base of TIMER1 */
arch/m68k/include/asm/m525xsim.h
98
#define MCFTIMER_BASE2 (MCF_MBAR + 0x180) /* Base of TIMER2 */
arch/m68k/include/asm/m5272sim.h
25
#define MCFSIM_SCR (MCF_MBAR + 0x04) /* SIM Config reg */
arch/m68k/include/asm/m5272sim.h
26
#define MCFSIM_SPR (MCF_MBAR + 0x06) /* System Protection */
arch/m68k/include/asm/m5272sim.h
27
#define MCFSIM_PMR (MCF_MBAR + 0x08) /* Power Management */
arch/m68k/include/asm/m5272sim.h
28
#define MCFSIM_APMR (MCF_MBAR + 0x0e) /* Active Low Power */
arch/m68k/include/asm/m5272sim.h
29
#define MCFSIM_DIR (MCF_MBAR + 0x10) /* Device Identity */
arch/m68k/include/asm/m5272sim.h
31
#define MCFSIM_ICR1 (MCF_MBAR + 0x20) /* Intr Ctrl reg 1 */
arch/m68k/include/asm/m5272sim.h
32
#define MCFSIM_ICR2 (MCF_MBAR + 0x24) /* Intr Ctrl reg 2 */
arch/m68k/include/asm/m5272sim.h
33
#define MCFSIM_ICR3 (MCF_MBAR + 0x28) /* Intr Ctrl reg 3 */
arch/m68k/include/asm/m5272sim.h
34
#define MCFSIM_ICR4 (MCF_MBAR + 0x2c) /* Intr Ctrl reg 4 */
arch/m68k/include/asm/m5272sim.h
36
#define MCFSIM_ISR (MCF_MBAR + 0x30) /* Intr Source */
arch/m68k/include/asm/m5272sim.h
37
#define MCFSIM_PITR (MCF_MBAR + 0x34) /* Intr Transition */
arch/m68k/include/asm/m5272sim.h
38
#define MCFSIM_PIWR (MCF_MBAR + 0x38) /* Intr Wakeup */
arch/m68k/include/asm/m5272sim.h
39
#define MCFSIM_PIVR (MCF_MBAR + 0x3f) /* Intr Vector */
arch/m68k/include/asm/m5272sim.h
41
#define MCFSIM_WRRR (MCF_MBAR + 0x280) /* Watchdog reference */
arch/m68k/include/asm/m5272sim.h
42
#define MCFSIM_WIRR (MCF_MBAR + 0x284) /* Watchdog interrupt */
arch/m68k/include/asm/m5272sim.h
43
#define MCFSIM_WCR (MCF_MBAR + 0x288) /* Watchdog counter */
arch/m68k/include/asm/m5272sim.h
44
#define MCFSIM_WER (MCF_MBAR + 0x28c) /* Watchdog event */
arch/m68k/include/asm/m5272sim.h
46
#define MCFSIM_CSBR0 (MCF_MBAR + 0x40) /* CS0 Base Address */
arch/m68k/include/asm/m5272sim.h
47
#define MCFSIM_CSOR0 (MCF_MBAR + 0x44) /* CS0 Option */
arch/m68k/include/asm/m5272sim.h
48
#define MCFSIM_CSBR1 (MCF_MBAR + 0x48) /* CS1 Base Address */
arch/m68k/include/asm/m5272sim.h
49
#define MCFSIM_CSOR1 (MCF_MBAR + 0x4c) /* CS1 Option */
arch/m68k/include/asm/m5272sim.h
50
#define MCFSIM_CSBR2 (MCF_MBAR + 0x50) /* CS2 Base Address */
arch/m68k/include/asm/m5272sim.h
51
#define MCFSIM_CSOR2 (MCF_MBAR + 0x54) /* CS2 Option */
arch/m68k/include/asm/m5272sim.h
52
#define MCFSIM_CSBR3 (MCF_MBAR + 0x58) /* CS3 Base Address */
arch/m68k/include/asm/m5272sim.h
53
#define MCFSIM_CSOR3 (MCF_MBAR + 0x5c) /* CS3 Option */
arch/m68k/include/asm/m5272sim.h
54
#define MCFSIM_CSBR4 (MCF_MBAR + 0x60) /* CS4 Base Address */
arch/m68k/include/asm/m5272sim.h
55
#define MCFSIM_CSOR4 (MCF_MBAR + 0x64) /* CS4 Option */
arch/m68k/include/asm/m5272sim.h
56
#define MCFSIM_CSBR5 (MCF_MBAR + 0x68) /* CS5 Base Address */
arch/m68k/include/asm/m5272sim.h
57
#define MCFSIM_CSOR5 (MCF_MBAR + 0x6c) /* CS5 Option */
arch/m68k/include/asm/m5272sim.h
58
#define MCFSIM_CSBR6 (MCF_MBAR + 0x70) /* CS6 Base Address */
arch/m68k/include/asm/m5272sim.h
59
#define MCFSIM_CSOR6 (MCF_MBAR + 0x74) /* CS6 Option */
arch/m68k/include/asm/m5272sim.h
60
#define MCFSIM_CSBR7 (MCF_MBAR + 0x78) /* CS7 Base Address */
arch/m68k/include/asm/m5272sim.h
61
#define MCFSIM_CSOR7 (MCF_MBAR + 0x7c) /* CS7 Option */
arch/m68k/include/asm/m5272sim.h
63
#define MCFSIM_SDCR (MCF_MBAR + 0x180) /* SDRAM Config */
arch/m68k/include/asm/m5272sim.h
64
#define MCFSIM_SDTR (MCF_MBAR + 0x184) /* SDRAM Timing */
arch/m68k/include/asm/m5272sim.h
65
#define MCFSIM_DCAR0 (MCF_MBAR + 0x4c) /* DRAM 0 Address */
arch/m68k/include/asm/m5272sim.h
66
#define MCFSIM_DCMR0 (MCF_MBAR + 0x50) /* DRAM 0 Mask */
arch/m68k/include/asm/m5272sim.h
67
#define MCFSIM_DCCR0 (MCF_MBAR + 0x57) /* DRAM 0 Control */
arch/m68k/include/asm/m5272sim.h
68
#define MCFSIM_DCAR1 (MCF_MBAR + 0x58) /* DRAM 1 Address */
arch/m68k/include/asm/m5272sim.h
69
#define MCFSIM_DCMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg */
arch/m68k/include/asm/m5272sim.h
70
#define MCFSIM_DCCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control */
arch/m68k/include/asm/m5272sim.h
72
#define MCFUART_BASE0 (MCF_MBAR + 0x100) /* Base address UART0 */
arch/m68k/include/asm/m5272sim.h
73
#define MCFUART_BASE1 (MCF_MBAR + 0x140) /* Base address UART1 */
arch/m68k/include/asm/m5272sim.h
75
#define MCFSIM_PACNT (MCF_MBAR + 0x80) /* Port A Control (r/w) */
arch/m68k/include/asm/m5272sim.h
76
#define MCFSIM_PADDR (MCF_MBAR + 0x84) /* Port A Direction (r/w) */
arch/m68k/include/asm/m5272sim.h
77
#define MCFSIM_PADAT (MCF_MBAR + 0x86) /* Port A Data (r/w) */
arch/m68k/include/asm/m5272sim.h
78
#define MCFSIM_PBCNT (MCF_MBAR + 0x88) /* Port B Control (r/w) */
arch/m68k/include/asm/m5272sim.h
79
#define MCFSIM_PBDDR (MCF_MBAR + 0x8c) /* Port B Direction (r/w) */
arch/m68k/include/asm/m5272sim.h
80
#define MCFSIM_PBDAT (MCF_MBAR + 0x8e) /* Port B Data (r/w) */
arch/m68k/include/asm/m5272sim.h
81
#define MCFSIM_PCDDR (MCF_MBAR + 0x94) /* Port C Direction (r/w) */
arch/m68k/include/asm/m5272sim.h
82
#define MCFSIM_PCDAT (MCF_MBAR + 0x96) /* Port C Data (r/w) */
arch/m68k/include/asm/m5272sim.h
83
#define MCFSIM_PDCNT (MCF_MBAR + 0x98) /* Port D Control (r/w) */
arch/m68k/include/asm/m5272sim.h
85
#define MCFDMA_BASE0 (MCF_MBAR + 0xe0) /* Base address DMA 0 */
arch/m68k/include/asm/m5272sim.h
87
#define MCFTIMER_BASE1 (MCF_MBAR + 0x200) /* Base address TIMER1 */
arch/m68k/include/asm/m5272sim.h
88
#define MCFTIMER_BASE2 (MCF_MBAR + 0x220) /* Base address TIMER2 */
arch/m68k/include/asm/m5272sim.h
89
#define MCFTIMER_BASE3 (MCF_MBAR + 0x240) /* Base address TIMER4 */
arch/m68k/include/asm/m5272sim.h
90
#define MCFTIMER_BASE4 (MCF_MBAR + 0x260) /* Base address TIMER3 */
arch/m68k/include/asm/m5272sim.h
92
#define MCFFEC_BASE0 (MCF_MBAR + 0x840) /* Base FEC ethernet */
arch/m68k/include/asm/m5307sim.h
103
#define MCFTIMER_BASE1 (MCF_MBAR + 0x140) /* Base of TIMER1 */
arch/m68k/include/asm/m5307sim.h
104
#define MCFTIMER_BASE2 (MCF_MBAR + 0x180) /* Base of TIMER2 */
arch/m68k/include/asm/m5307sim.h
106
#define MCFSIM_PADDR (MCF_MBAR + 0x244)
arch/m68k/include/asm/m5307sim.h
107
#define MCFSIM_PADAT (MCF_MBAR + 0x248)
arch/m68k/include/asm/m5307sim.h
112
#define MCFDMA_BASE0 (MCF_MBAR + 0x300) /* Base address DMA 0 */
arch/m68k/include/asm/m5307sim.h
113
#define MCFDMA_BASE1 (MCF_MBAR + 0x340) /* Base address DMA 1 */
arch/m68k/include/asm/m5307sim.h
114
#define MCFDMA_BASE2 (MCF_MBAR + 0x380) /* Base address DMA 2 */
arch/m68k/include/asm/m5307sim.h
115
#define MCFDMA_BASE3 (MCF_MBAR + 0x3C0) /* Base address DMA 3 */
arch/m68k/include/asm/m5307sim.h
121
#define MCFUART_BASE0 (MCF_MBAR + 0x200) /* Base address UART0 */
arch/m68k/include/asm/m5307sim.h
122
#define MCFUART_BASE1 (MCF_MBAR + 0x1c0) /* Base address UART1 */
arch/m68k/include/asm/m5307sim.h
124
#define MCFUART_BASE0 (MCF_MBAR + 0x1c0) /* Base address UART0 */
arch/m68k/include/asm/m5307sim.h
125
#define MCFUART_BASE1 (MCF_MBAR + 0x200) /* Base address UART1 */
arch/m68k/include/asm/m5307sim.h
187
#define MCFI2C_BASE0 (MCF_MBAR + 0x280)
arch/m68k/include/asm/m5307sim.h
27
#define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status reg */
arch/m68k/include/asm/m5307sim.h
28
#define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */
arch/m68k/include/asm/m5307sim.h
29
#define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */
arch/m68k/include/asm/m5307sim.h
30
#define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog service*/
arch/m68k/include/asm/m5307sim.h
31
#define MCFSIM_PAR (MCF_MBAR + 0x04) /* Pin Assignment */
arch/m68k/include/asm/m5307sim.h
32
#define MCFSIM_IRQPAR (MCF_MBAR + 0x06) /* Itr Assignment */
arch/m68k/include/asm/m5307sim.h
33
#define MCFSIM_PLLCR (MCF_MBAR + 0x08) /* PLL Ctrl Reg */
arch/m68k/include/asm/m5307sim.h
34
#define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */
arch/m68k/include/asm/m5307sim.h
35
#define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pend */
arch/m68k/include/asm/m5307sim.h
36
#define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */
arch/m68k/include/asm/m5307sim.h
37
#define MCFSIM_AVR (MCF_MBAR + 0x4b) /* Autovector Ctrl */
arch/m68k/include/asm/m5307sim.h
38
#define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */
arch/m68k/include/asm/m5307sim.h
39
#define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */
arch/m68k/include/asm/m5307sim.h
40
#define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */
arch/m68k/include/asm/m5307sim.h
41
#define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */
arch/m68k/include/asm/m5307sim.h
42
#define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */
arch/m68k/include/asm/m5307sim.h
43
#define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */
arch/m68k/include/asm/m5307sim.h
44
#define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */
arch/m68k/include/asm/m5307sim.h
45
#define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */
arch/m68k/include/asm/m5307sim.h
46
#define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */
arch/m68k/include/asm/m5307sim.h
47
#define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */
arch/m68k/include/asm/m5307sim.h
48
#define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */
arch/m68k/include/asm/m5307sim.h
49
#define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */
arch/m68k/include/asm/m5307sim.h
51
#define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */
arch/m68k/include/asm/m5307sim.h
52
#define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */
arch/m68k/include/asm/m5307sim.h
53
#define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */
arch/m68k/include/asm/m5307sim.h
54
#define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */
arch/m68k/include/asm/m5307sim.h
55
#define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */
arch/m68k/include/asm/m5307sim.h
56
#define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */
arch/m68k/include/asm/m5307sim.h
59
#define MCFSIM_CSBAR (MCF_MBAR + 0x98) /* CS Base Address */
arch/m68k/include/asm/m5307sim.h
60
#define MCFSIM_CSBAMR (MCF_MBAR + 0x9c) /* CS Base Mask */
arch/m68k/include/asm/m5307sim.h
61
#define MCFSIM_CSMR2 (MCF_MBAR + 0x9e) /* CS 2 Mask reg */
arch/m68k/include/asm/m5307sim.h
62
#define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */
arch/m68k/include/asm/m5307sim.h
63
#define MCFSIM_CSMR3 (MCF_MBAR + 0xaa) /* CS 3 Mask reg */
arch/m68k/include/asm/m5307sim.h
64
#define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */
arch/m68k/include/asm/m5307sim.h
65
#define MCFSIM_CSMR4 (MCF_MBAR + 0xb6) /* CS 4 Mask reg */
arch/m68k/include/asm/m5307sim.h
66
#define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */
arch/m68k/include/asm/m5307sim.h
67
#define MCFSIM_CSMR5 (MCF_MBAR + 0xc2) /* CS 5 Mask reg */
arch/m68k/include/asm/m5307sim.h
68
#define MCFSIM_CSCR5 (MCF_MBAR + 0xc6) /* CS 5 Control reg */
arch/m68k/include/asm/m5307sim.h
69
#define MCFSIM_CSMR6 (MCF_MBAR + 0xce) /* CS 6 Mask reg */
arch/m68k/include/asm/m5307sim.h
70
#define MCFSIM_CSCR6 (MCF_MBAR + 0xd2) /* CS 6 Control reg */
arch/m68k/include/asm/m5307sim.h
71
#define MCFSIM_CSMR7 (MCF_MBAR + 0xda) /* CS 7 Mask reg */
arch/m68k/include/asm/m5307sim.h
72
#define MCFSIM_CSCR7 (MCF_MBAR + 0xde) /* CS 7 Control reg */
arch/m68k/include/asm/m5307sim.h
74
#define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */
arch/m68k/include/asm/m5307sim.h
75
#define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */
arch/m68k/include/asm/m5307sim.h
76
#define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */
arch/m68k/include/asm/m5307sim.h
77
#define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */
arch/m68k/include/asm/m5307sim.h
78
#define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */
arch/m68k/include/asm/m5307sim.h
79
#define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */
arch/m68k/include/asm/m5307sim.h
80
#define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */
arch/m68k/include/asm/m5307sim.h
81
#define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */
arch/m68k/include/asm/m5307sim.h
82
#define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */
arch/m68k/include/asm/m5307sim.h
83
#define MCFSIM_CSAR5 (MCF_MBAR + 0xbc) /* CS 5 Address reg */
arch/m68k/include/asm/m5307sim.h
84
#define MCFSIM_CSMR5 (MCF_MBAR + 0xc0) /* CS 5 Mask reg */
arch/m68k/include/asm/m5307sim.h
85
#define MCFSIM_CSCR5 (MCF_MBAR + 0xc6) /* CS 5 Control reg */
arch/m68k/include/asm/m5307sim.h
86
#define MCFSIM_CSAR6 (MCF_MBAR + 0xc8) /* CS 6 Address reg */
arch/m68k/include/asm/m5307sim.h
87
#define MCFSIM_CSMR6 (MCF_MBAR + 0xcc) /* CS 6 Mask reg */
arch/m68k/include/asm/m5307sim.h
88
#define MCFSIM_CSCR6 (MCF_MBAR + 0xd2) /* CS 6 Control reg */
arch/m68k/include/asm/m5307sim.h
89
#define MCFSIM_CSAR7 (MCF_MBAR + 0xd4) /* CS 7 Address reg */
arch/m68k/include/asm/m5307sim.h
90
#define MCFSIM_CSMR7 (MCF_MBAR + 0xd8) /* CS 7 Mask reg */
arch/m68k/include/asm/m5307sim.h
91
#define MCFSIM_CSCR7 (MCF_MBAR + 0xde) /* CS 7 Control reg */
arch/m68k/include/asm/m5307sim.h
94
#define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */
arch/m68k/include/asm/m5307sim.h
95
#define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM Addr/Ctrl 0 */
arch/m68k/include/asm/m5307sim.h
96
#define MCFSIM_DMR0 (MCF_MBAR + 0x10c) /* DRAM Mask 0 */
arch/m68k/include/asm/m5307sim.h
97
#define MCFSIM_DACR1 (MCF_MBAR + 0x110) /* DRAM Addr/Ctrl 1 */
arch/m68k/include/asm/m5307sim.h
98
#define MCFSIM_DMR1 (MCF_MBAR + 0x114) /* DRAM Mask 1 */
arch/m68k/include/asm/m5407sim.h
100
#define MCFDMA_BASE2 (MCF_MBAR + 0x380) /* Base address DMA 2 */
arch/m68k/include/asm/m5407sim.h
101
#define MCFDMA_BASE3 (MCF_MBAR + 0x3C0) /* Base address DMA 3 */
arch/m68k/include/asm/m5407sim.h
151
#define MCFI2C_BASE0 (MCF_MBAR + 0x280)
arch/m68k/include/asm/m5407sim.h
27
#define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status */
arch/m68k/include/asm/m5407sim.h
28
#define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */
arch/m68k/include/asm/m5407sim.h
29
#define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */
arch/m68k/include/asm/m5407sim.h
30
#define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog service*/
arch/m68k/include/asm/m5407sim.h
31
#define MCFSIM_PAR (MCF_MBAR + 0x04) /* Pin Assignment */
arch/m68k/include/asm/m5407sim.h
32
#define MCFSIM_IRQPAR (MCF_MBAR + 0x06) /* Intr Assignment */
arch/m68k/include/asm/m5407sim.h
33
#define MCFSIM_PLLCR (MCF_MBAR + 0x08) /* PLL Ctrl */
arch/m68k/include/asm/m5407sim.h
34
#define MCFSIM_MPARK (MCF_MBAR + 0x0C) /* BUS Master Ctrl */
arch/m68k/include/asm/m5407sim.h
35
#define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pending */
arch/m68k/include/asm/m5407sim.h
36
#define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */
arch/m68k/include/asm/m5407sim.h
37
#define MCFSIM_AVR (MCF_MBAR + 0x4b) /* Autovector Ctrl */
arch/m68k/include/asm/m5407sim.h
38
#define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */
arch/m68k/include/asm/m5407sim.h
39
#define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */
arch/m68k/include/asm/m5407sim.h
40
#define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */
arch/m68k/include/asm/m5407sim.h
41
#define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */
arch/m68k/include/asm/m5407sim.h
42
#define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */
arch/m68k/include/asm/m5407sim.h
43
#define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */
arch/m68k/include/asm/m5407sim.h
44
#define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */
arch/m68k/include/asm/m5407sim.h
45
#define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */
arch/m68k/include/asm/m5407sim.h
46
#define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */
arch/m68k/include/asm/m5407sim.h
47
#define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */
arch/m68k/include/asm/m5407sim.h
48
#define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */
arch/m68k/include/asm/m5407sim.h
49
#define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */
arch/m68k/include/asm/m5407sim.h
51
#define MCFSIM_CSAR0 (MCF_MBAR + 0x80) /* CS 0 Address reg */
arch/m68k/include/asm/m5407sim.h
52
#define MCFSIM_CSMR0 (MCF_MBAR + 0x84) /* CS 0 Mask reg */
arch/m68k/include/asm/m5407sim.h
53
#define MCFSIM_CSCR0 (MCF_MBAR + 0x8a) /* CS 0 Control reg */
arch/m68k/include/asm/m5407sim.h
54
#define MCFSIM_CSAR1 (MCF_MBAR + 0x8c) /* CS 1 Address reg */
arch/m68k/include/asm/m5407sim.h
55
#define MCFSIM_CSMR1 (MCF_MBAR + 0x90) /* CS 1 Mask reg */
arch/m68k/include/asm/m5407sim.h
56
#define MCFSIM_CSCR1 (MCF_MBAR + 0x96) /* CS 1 Control reg */
arch/m68k/include/asm/m5407sim.h
58
#define MCFSIM_CSAR2 (MCF_MBAR + 0x98) /* CS 2 Address reg */
arch/m68k/include/asm/m5407sim.h
59
#define MCFSIM_CSMR2 (MCF_MBAR + 0x9c) /* CS 2 Mask reg */
arch/m68k/include/asm/m5407sim.h
60
#define MCFSIM_CSCR2 (MCF_MBAR + 0xa2) /* CS 2 Control reg */
arch/m68k/include/asm/m5407sim.h
61
#define MCFSIM_CSAR3 (MCF_MBAR + 0xa4) /* CS 3 Address reg */
arch/m68k/include/asm/m5407sim.h
62
#define MCFSIM_CSMR3 (MCF_MBAR + 0xa8) /* CS 3 Mask reg */
arch/m68k/include/asm/m5407sim.h
63
#define MCFSIM_CSCR3 (MCF_MBAR + 0xae) /* CS 3 Control reg */
arch/m68k/include/asm/m5407sim.h
64
#define MCFSIM_CSAR4 (MCF_MBAR + 0xb0) /* CS 4 Address reg */
arch/m68k/include/asm/m5407sim.h
65
#define MCFSIM_CSMR4 (MCF_MBAR + 0xb4) /* CS 4 Mask reg */
arch/m68k/include/asm/m5407sim.h
66
#define MCFSIM_CSCR4 (MCF_MBAR + 0xba) /* CS 4 Control reg */
arch/m68k/include/asm/m5407sim.h
67
#define MCFSIM_CSAR5 (MCF_MBAR + 0xbc) /* CS 5 Address reg */
arch/m68k/include/asm/m5407sim.h
68
#define MCFSIM_CSMR5 (MCF_MBAR + 0xc0) /* CS 5 Mask reg */
arch/m68k/include/asm/m5407sim.h
69
#define MCFSIM_CSCR5 (MCF_MBAR + 0xc6) /* CS 5 Control reg */
arch/m68k/include/asm/m5407sim.h
70
#define MCFSIM_CSAR6 (MCF_MBAR + 0xc8) /* CS 6 Address reg */
arch/m68k/include/asm/m5407sim.h
71
#define MCFSIM_CSMR6 (MCF_MBAR + 0xcc) /* CS 6 Mask reg */
arch/m68k/include/asm/m5407sim.h
72
#define MCFSIM_CSCR6 (MCF_MBAR + 0xd2) /* CS 6 Control reg */
arch/m68k/include/asm/m5407sim.h
73
#define MCFSIM_CSAR7 (MCF_MBAR + 0xd4) /* CS 7 Address reg */
arch/m68k/include/asm/m5407sim.h
74
#define MCFSIM_CSMR7 (MCF_MBAR + 0xd8) /* CS 7 Mask reg */
arch/m68k/include/asm/m5407sim.h
75
#define MCFSIM_CSCR7 (MCF_MBAR + 0xde) /* CS 7 Control reg */
arch/m68k/include/asm/m5407sim.h
77
#define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */
arch/m68k/include/asm/m5407sim.h
78
#define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */
arch/m68k/include/asm/m5407sim.h
79
#define MCFSIM_DMR0 (MCF_MBAR + 0x10c) /* DRAM 0 Mask */
arch/m68k/include/asm/m5407sim.h
80
#define MCFSIM_DACR1 (MCF_MBAR + 0x110) /* DRAM 1 Addr/Ctrl */
arch/m68k/include/asm/m5407sim.h
81
#define MCFSIM_DMR1 (MCF_MBAR + 0x114) /* DRAM 1 Mask */
arch/m68k/include/asm/m5407sim.h
86
#define MCFTIMER_BASE1 (MCF_MBAR + 0x140) /* Base of TIMER1 */
arch/m68k/include/asm/m5407sim.h
87
#define MCFTIMER_BASE2 (MCF_MBAR + 0x180) /* Base of TIMER2 */
arch/m68k/include/asm/m5407sim.h
89
#define MCFUART_BASE0 (MCF_MBAR + 0x1c0) /* Base address UART0 */
arch/m68k/include/asm/m5407sim.h
90
#define MCFUART_BASE1 (MCF_MBAR + 0x200) /* Base address UART1 */
arch/m68k/include/asm/m5407sim.h
92
#define MCFSIM_PADDR (MCF_MBAR + 0x244)
arch/m68k/include/asm/m5407sim.h
93
#define MCFSIM_PADAT (MCF_MBAR + 0x248)
arch/m68k/include/asm/m5407sim.h
98
#define MCFDMA_BASE0 (MCF_MBAR + 0x300) /* Base address DMA 0 */
arch/m68k/include/asm/m5407sim.h
99
#define MCFDMA_BASE1 (MCF_MBAR + 0x340) /* Base address DMA 1 */
arch/m68k/include/asm/m54xxgpt.h
20
#define MCF_GPT_GMS0 (MCF_MBAR + 0x000800)
arch/m68k/include/asm/m54xxgpt.h
21
#define MCF_GPT_GCIR0 (MCF_MBAR + 0x000804)
arch/m68k/include/asm/m54xxgpt.h
22
#define MCF_GPT_GPWM0 (MCF_MBAR + 0x000808)
arch/m68k/include/asm/m54xxgpt.h
23
#define MCF_GPT_GSR0 (MCF_MBAR + 0x00080C)
arch/m68k/include/asm/m54xxgpt.h
24
#define MCF_GPT_GMS1 (MCF_MBAR + 0x000810)
arch/m68k/include/asm/m54xxgpt.h
25
#define MCF_GPT_GCIR1 (MCF_MBAR + 0x000814)
arch/m68k/include/asm/m54xxgpt.h
26
#define MCF_GPT_GPWM1 (MCF_MBAR + 0x000818)
arch/m68k/include/asm/m54xxgpt.h
27
#define MCF_GPT_GSR1 (MCF_MBAR + 0x00081C)
arch/m68k/include/asm/m54xxgpt.h
28
#define MCF_GPT_GMS2 (MCF_MBAR + 0x000820)
arch/m68k/include/asm/m54xxgpt.h
29
#define MCF_GPT_GCIR2 (MCF_MBAR + 0x000824)
arch/m68k/include/asm/m54xxgpt.h
30
#define MCF_GPT_GPWM2 (MCF_MBAR + 0x000828)
arch/m68k/include/asm/m54xxgpt.h
31
#define MCF_GPT_GSR2 (MCF_MBAR + 0x00082C)
arch/m68k/include/asm/m54xxgpt.h
32
#define MCF_GPT_GMS3 (MCF_MBAR + 0x000830)
arch/m68k/include/asm/m54xxgpt.h
33
#define MCF_GPT_GCIR3 (MCF_MBAR + 0x000834)
arch/m68k/include/asm/m54xxgpt.h
34
#define MCF_GPT_GPWM3 (MCF_MBAR + 0x000838)
arch/m68k/include/asm/m54xxgpt.h
35
#define MCF_GPT_GSR3 (MCF_MBAR + 0x00083C)
arch/m68k/include/asm/m54xxgpt.h
36
#define MCF_GPT_GMS(x) (MCF_MBAR + 0x000800 + ((x) * 0x010))
arch/m68k/include/asm/m54xxgpt.h
37
#define MCF_GPT_GCIR(x) (MCF_MBAR + 0x000804 + ((x) * 0x010))
arch/m68k/include/asm/m54xxgpt.h
38
#define MCF_GPT_GPWM(x) (MCF_MBAR + 0x000808 + ((x) * 0x010))
arch/m68k/include/asm/m54xxgpt.h
39
#define MCF_GPT_GSR(x) (MCF_MBAR + 0x00080C + ((x) * 0x010))
arch/m68k/include/asm/m54xxsim.h
112
#define MCF_PAR_FECI2CIRQ (MCF_MBAR + 0x00000a44) /* FEC/I2C/IRQ */
arch/m68k/include/asm/m54xxsim.h
119
#define MCFI2C_BASE0 (MCF_MBAR + 0x8f00)
arch/m68k/include/asm/m54xxsim.h
14
#define IOMEMBASE MCF_MBAR
arch/m68k/include/asm/m54xxsim.h
24
#define MCFICM_INTC0 (MCF_MBAR + 0x700) /* Base for Interrupt Ctrl 0 */
arch/m68k/include/asm/m54xxsim.h
39
#define MCFUART_BASE0 (MCF_MBAR + 0x8600) /* Base address UART0 */
arch/m68k/include/asm/m54xxsim.h
40
#define MCFUART_BASE1 (MCF_MBAR + 0x8700) /* Base address UART1 */
arch/m68k/include/asm/m54xxsim.h
41
#define MCFUART_BASE2 (MCF_MBAR + 0x8800) /* Base address UART2 */
arch/m68k/include/asm/m54xxsim.h
42
#define MCFUART_BASE3 (MCF_MBAR + 0x8900) /* Base address UART3 */
arch/m68k/include/asm/m54xxsim.h
58
#define MCFSLT_TIMER0 (MCF_MBAR + 0x900) /* Base addr TIMER0 */
arch/m68k/include/asm/m54xxsim.h
59
#define MCFSLT_TIMER1 (MCF_MBAR + 0x910) /* Base addr TIMER1 */
arch/m68k/include/asm/m54xxsim.h
64
#define MCFGPIO_PODR (MCF_MBAR + 0xA00)
arch/m68k/include/asm/m54xxsim.h
65
#define MCFGPIO_PDDR (MCF_MBAR + 0xA10)
arch/m68k/include/asm/m54xxsim.h
66
#define MCFGPIO_PPDR (MCF_MBAR + 0xA20)
arch/m68k/include/asm/m54xxsim.h
67
#define MCFGPIO_SETR (MCF_MBAR + 0xA20)
arch/m68k/include/asm/m54xxsim.h
68
#define MCFGPIO_CLRR (MCF_MBAR + 0xA30)
arch/m68k/include/asm/m54xxsim.h
77
#define MCFEPORT_EPPAR (MCF_MBAR + 0xf00) /* Pin assignment */
arch/m68k/include/asm/m54xxsim.h
78
#define MCFEPORT_EPDDR (MCF_MBAR + 0xf04) /* Data direction */
arch/m68k/include/asm/m54xxsim.h
79
#define MCFEPORT_EPIER (MCF_MBAR + 0xf05) /* Interrupt enable */
arch/m68k/include/asm/m54xxsim.h
80
#define MCFEPORT_EPDR (MCF_MBAR + 0xf08) /* Port data (w) */
arch/m68k/include/asm/m54xxsim.h
81
#define MCFEPORT_EPPDR (MCF_MBAR + 0xf09) /* Port data (r) */
arch/m68k/include/asm/m54xxsim.h
82
#define MCFEPORT_EPFR (MCF_MBAR + 0xf0c) /* Flags */
arch/m68k/include/asm/m54xxsim.h
87
#define MCFGPIO_PAR_FBCTL (MCF_MBAR + 0xA40)
arch/m68k/include/asm/m54xxsim.h
88
#define MCFGPIO_PAR_FBCS (MCF_MBAR + 0xA42)
arch/m68k/include/asm/m54xxsim.h
89
#define MCFGPIO_PAR_DMA (MCF_MBAR + 0xA43)
arch/m68k/include/asm/m54xxsim.h
90
#define MCFGPIO_PAR_FECI2CIRQ (MCF_MBAR + 0xA44)
arch/m68k/include/asm/m54xxsim.h
91
#define MCFGPIO_PAR_PCIBG (MCF_MBAR + 0xA48) /* PCI bus grant */
arch/m68k/include/asm/m54xxsim.h
92
#define MCFGPIO_PAR_PCIBR (MCF_MBAR + 0xA4A) /* PCI */
arch/m68k/include/asm/m54xxsim.h
93
#define MCFGPIO_PAR_PSC0 (MCF_MBAR + 0xA4F)
arch/m68k/include/asm/m54xxsim.h
94
#define MCFGPIO_PAR_PSC1 (MCF_MBAR + 0xA4E)
arch/m68k/include/asm/m54xxsim.h
95
#define MCFGPIO_PAR_PSC2 (MCF_MBAR + 0xA4D)
arch/m68k/include/asm/m54xxsim.h
96
#define MCFGPIO_PAR_PSC3 (MCF_MBAR + 0xA4C)
arch/m68k/include/asm/m54xxsim.h
97
#define MCFGPIO_PAR_DSPI (MCF_MBAR + 0xA50)
arch/m68k/include/asm/m54xxsim.h
98
#define MCFGPIO_PAR_TIMER (MCF_MBAR + 0xA52)