Symbol: LANE_COUNT_ONE
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_debugfs.c
295
case LANE_COUNT_ONE:
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_debugfs.c
3537
case LANE_COUNT_ONE:
drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm_debugfs.c
432
case LANE_COUNT_ONE:
drivers/gpu/drm/amd/display/dc/dce/dce_link_encoder.c
626
DP_UDI_LANES, link_settings->lane_count - LANE_COUNT_ONE);
drivers/gpu/drm/amd/display/dc/dce/dce_link_encoder.c
640
DP_UDI_LANES, link_settings->lane_count - LANE_COUNT_ONE);
drivers/gpu/drm/amd/display/dc/dio/dcn10/dcn10_link_encoder.c
495
DP_UDI_LANES, link_settings->lane_count - LANE_COUNT_ONE);
drivers/gpu/drm/amd/display/dc/hpo/dcn31/dcn31_hpo_dp_link_encoder.c
73
NUM_LANES, num_lanes == LANE_COUNT_ONE ? 0 : num_lanes == LANE_COUNT_TWO ? 1 : 3);
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
102
.lane_count = LANE_COUNT_ONE,
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
495
return lane_count <= LANE_COUNT_ONE;
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
509
return LANE_COUNT_ONE;
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
510
case LANE_COUNT_ONE:
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
555
case LANE_COUNT_ONE:
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
692
cur->lane_count = LANE_COUNT_ONE;
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
745
LANE_COUNT_ONE, LINK_RATE_LOW, LINK_SPREAD_DISABLED, false, 0};
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
801
initial_link_setting.lane_count = LANE_COUNT_ONE;
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
84
{LANE_COUNT_ONE, LINK_RATE_UHBR20},
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
855
initial_link_setting.lane_count = LANE_COUNT_ONE;
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
87
{LANE_COUNT_ONE, LINK_RATE_UHBR13_5},
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
89
{LANE_COUNT_ONE, LINK_RATE_UHBR10},
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
910
initial_link_setting.lane_count = LANE_COUNT_ONE;
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
92
{LANE_COUNT_ONE, LINK_RATE_HIGH3},
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
94
{LANE_COUNT_ONE, LINK_RATE_HIGH2},
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
97
{LANE_COUNT_ONE, LINK_RATE_HIGH},
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_capability.c
98
{LANE_COUNT_ONE, LINK_RATE_LOW},
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_training.c
1639
(cur_link_settings.lane_count <= LANE_COUNT_ONE);
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_training.c
1781
(cur_link_settings.lane_count <= LANE_COUNT_ONE);
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_training.c
1803
(cur_link_settings.lane_count <= LANE_COUNT_ONE));
drivers/gpu/drm/amd/display/dc/link/protocols/link_dp_training.c
446
if (ln_count >= LANE_COUNT_ONE && !dpcd_lane_status[0].bits.CR_DONE_0)