Symbol: IH2_BASE
arch/arm/mach-omap1/ams-delta-fiq.h
29
#if (INT_DEFERRED_FIQ < IH2_BASE)
arch/arm/mach-omap1/irqs.h
101
#define INT_KEYBOARD (1 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
102
#define INT_uWireTX (2 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
103
#define INT_uWireRX (3 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
104
#define INT_I2C (4 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
105
#define INT_MPUIO (5 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
106
#define INT_USB_HHC_1 (6 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
107
#define INT_McBSP3TX (10 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
108
#define INT_McBSP3RX (11 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
109
#define INT_McBSP1TX (12 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
110
#define INT_McBSP1RX (13 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
111
#define INT_UART1 (14 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
112
#define INT_UART2 (15 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
113
#define INT_BT_MCSI1TX (16 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
114
#define INT_BT_MCSI1RX (17 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
115
#define INT_SOSSI_MATCH (19 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
116
#define INT_USB_W2FC (20 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
117
#define INT_1WIRE (21 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
118
#define INT_OS_TIMER (22 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
119
#define INT_MMC (23 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
120
#define INT_GAUGE_32K (24 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
121
#define INT_RTC_TIMER (25 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
122
#define INT_RTC_ALARM (26 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
123
#define INT_MEM_STICK (27 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
128
#define INT_1510_DSP_MMU (28 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
129
#define INT_1510_COM_SPI_RO (31 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
134
#define INT_1610_FAC (0 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
135
#define INT_1610_USB_HHC_2 (7 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
136
#define INT_1610_USB_OTG (8 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
137
#define INT_1610_SoSSI (9 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
138
#define INT_1610_SoSSI_MATCH (19 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
139
#define INT_1610_DSP_MMU (28 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
140
#define INT_1610_McBSP2RX_OF (31 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
141
#define INT_1610_STI (32 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
142
#define INT_1610_STI_WAKEUP (33 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
143
#define INT_1610_GPTIMER3 (34 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
144
#define INT_1610_GPTIMER4 (35 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
145
#define INT_1610_GPTIMER5 (36 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
146
#define INT_1610_GPTIMER6 (37 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
147
#define INT_1610_GPTIMER7 (38 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
148
#define INT_1610_GPTIMER8 (39 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
149
#define INT_1610_GPIO_BANK2 (40 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
150
#define INT_1610_GPIO_BANK3 (41 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
151
#define INT_1610_MMC2 (42 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
152
#define INT_1610_CF (43 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
153
#define INT_1610_WAKE_UP_REQ (46 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
154
#define INT_1610_GPIO_BANK4 (48 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
155
#define INT_1610_SPI (49 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
156
#define INT_1610_DMA_CH6 (53 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
157
#define INT_1610_DMA_CH7 (54 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
158
#define INT_1610_DMA_CH8 (55 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
159
#define INT_1610_DMA_CH9 (56 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
160
#define INT_1610_DMA_CH10 (57 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
161
#define INT_1610_DMA_CH11 (58 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
162
#define INT_1610_DMA_CH12 (59 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
163
#define INT_1610_DMA_CH13 (60 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
164
#define INT_1610_DMA_CH14 (61 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
165
#define INT_1610_DMA_CH15 (62 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
166
#define INT_1610_NAND (63 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
167
#define INT_1610_SHA1MD5 (91 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
172
#define INT_7XX_HW_ERRORS (0 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
173
#define INT_7XX_NFIQ_PWR_FAIL (1 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
174
#define INT_7XX_CFCD (2 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
175
#define INT_7XX_CFIREQ (3 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
176
#define INT_7XX_I2C (4 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
177
#define INT_7XX_PCC (5 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
178
#define INT_7XX_MPU_EXT_NIRQ (6 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
179
#define INT_7XX_SPI_100K_1 (7 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
180
#define INT_7XX_SYREN_SPI (8 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
181
#define INT_7XX_VLYNQ (9 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
182
#define INT_7XX_GPIO_BANK4 (10 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
183
#define INT_7XX_McBSP1TX (11 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
184
#define INT_7XX_McBSP1RX (12 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
185
#define INT_7XX_McBSP1RX_OF (13 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
186
#define INT_7XX_UART_MODEM_IRDA_2 (14 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
187
#define INT_7XX_UART_MODEM_1 (15 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
188
#define INT_7XX_MCSI (16 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
189
#define INT_7XX_uWireTX (17 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
190
#define INT_7XX_uWireRX (18 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
191
#define INT_7XX_SMC_CD (19 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
192
#define INT_7XX_SMC_IREQ (20 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
193
#define INT_7XX_HDQ_1WIRE (21 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
194
#define INT_7XX_TIMER32K (22 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
195
#define INT_7XX_MMC_SDIO (23 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
196
#define INT_7XX_UPLD (24 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
197
#define INT_7XX_USB_HHC_1 (27 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
198
#define INT_7XX_USB_HHC_2 (28 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
199
#define INT_7XX_USB_GENI (29 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
200
#define INT_7XX_USB_OTG (30 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
201
#define INT_7XX_CAMERA_IF (31 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
202
#define INT_7XX_RNG (32 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
203
#define INT_7XX_DUAL_MODE_TIMER (33 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
204
#define INT_7XX_DBB_RF_EN (34 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
205
#define INT_7XX_MPUIO_KEYPAD (35 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
206
#define INT_7XX_SHA1_MD5 (36 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
207
#define INT_7XX_SPI_100K_2 (37 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
208
#define INT_7XX_RNG_IDLE (38 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
209
#define INT_7XX_MPUIO (39 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
210
#define INT_7XX_LLPC_LCD_CTRL_CAN_BE_OFF (40 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
211
#define INT_7XX_LLPC_OE_FALLING (41 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
212
#define INT_7XX_LLPC_OE_RISING (42 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
213
#define INT_7XX_LLPC_VSYNC (43 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
214
#define INT_7XX_WAKE_UP_REQ (46 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
215
#define INT_7XX_DMA_CH6 (53 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
216
#define INT_7XX_DMA_CH7 (54 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
217
#define INT_7XX_DMA_CH8 (55 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
218
#define INT_7XX_DMA_CH9 (56 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
219
#define INT_7XX_DMA_CH10 (57 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
220
#define INT_7XX_DMA_CH11 (58 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
221
#define INT_7XX_DMA_CH12 (59 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
222
#define INT_7XX_DMA_CH13 (60 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
223
#define INT_7XX_DMA_CH14 (61 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
224
#define INT_7XX_DMA_CH15 (62 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
225
#define INT_7XX_NAND (63 + IH2_BASE)
arch/arm/mach-omap1/irqs.h
230
#define IH_GPIO_BASE (128 + IH2_BASE)
arch/arm/mach-omap1/usb.c
42
#define INT_USB_IRQ_GEN IH2_BASE + 20
arch/arm/mach-omap1/usb.c
43
#define INT_USB_IRQ_NISO IH2_BASE + 30
arch/arm/mach-omap1/usb.c
44
#define INT_USB_IRQ_ISO IH2_BASE + 29
arch/arm/mach-omap1/usb.c
46
#define INT_USB_IRQ_OTG IH2_BASE + 8