Symbol: ICP_QAT_UCLO_MAX_CTX
drivers/crypto/intel/qat/qat_common/icp_qat_uclo.h
13
#define ICP_QAT_UCLO_MAX_UIMAGE (ICP_QAT_UCLO_MAX_AE * ICP_QAT_UCLO_MAX_CTX)
drivers/crypto/intel/qat/qat_common/icp_qat_uclo.h
162
struct icp_qat_uclo_page *cur_page[ICP_QAT_UCLO_MAX_CTX];
drivers/crypto/intel/qat/qat_common/icp_qat_uclo.h
165
unsigned int new_uaddr[ICP_QAT_UCLO_MAX_CTX];
drivers/crypto/intel/qat/qat_common/icp_qat_uclo.h
171
struct icp_qat_uclo_aeslice ae_slices[ICP_QAT_UCLO_MAX_CTX];
drivers/crypto/intel/qat/qat_common/qat_hal.c
1500
} while (ctx_mask && (ctx++ < ICP_QAT_UCLO_MAX_CTX));
drivers/crypto/intel/qat/qat_common/qat_hal.c
1535
} while (ctx_mask && (ctx++ < ICP_QAT_UCLO_MAX_CTX));
drivers/crypto/intel/qat/qat_common/qat_hal.c
1570
} while (ctx_mask && (ctx++ < ICP_QAT_UCLO_MAX_CTX));
drivers/crypto/intel/qat/qat_common/qat_hal.c
1590
for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
drivers/crypto/intel/qat/qat_common/qat_hal.c
321
for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
drivers/crypto/intel/qat/qat_common/qat_hal.c
352
for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
drivers/crypto/intel/qat/qat_common/qat_hal.c
368
for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++) {
drivers/crypto/intel/qat/qat_common/qat_uclo.c
1009
ICP_QAT_UCLO_MAX_AE * ICP_QAT_UCLO_MAX_CTX);
drivers/crypto/intel/qat/qat_common/qat_uclo.c
2166
if (ICP_QAT_CTX_MODE(image->ae_mode) == ICP_QAT_UCLO_MAX_CTX)
drivers/crypto/intel/qat/qat_common/qat_uclo.c
2194
for (ctx = 0; ctx < ICP_QAT_UCLO_MAX_CTX; ctx++)
drivers/crypto/intel/qat/qat_common/qat_uclo.c
811
ICP_QAT_UCLO_MAX_CTX)
drivers/crypto/intel/qat/qat_common/qat_uclo.c
954
ICP_QAT_UCLO_MAX_CTX); s++) {