HDMI_GC_AVMUTE
tmp = REG_SET_FIELD(tmp, HDMI_GC, HDMI_GC_AVMUTE, mute ? 1 : 0);
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, value);
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
SE_SF(HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
uint8_t HDMI_GC_AVMUTE;
uint32_t HDMI_GC_AVMUTE;
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, value);
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
type HDMI_GC_AVMUTE;\
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
REG_UPDATE(HDMI_GC, HDMI_GC_AVMUTE, 0);
SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
WREG32_OR(HDMI_GC + offset, HDMI_GC_AVMUTE);
WREG32_AND(HDMI_GC + offset, ~HDMI_GC_AVMUTE);