Symbol: HD64461_IO_OFFSET
arch/sh/include/asm/hd64461.h
103
#define HD64461_LNSARH HD64461_IO_OFFSET(0x1046) /* Line Start Address Register (H) */
arch/sh/include/asm/hd64461.h
104
#define HD64461_LNSARL HD64461_IO_OFFSET(0x1048) /* Line Start Address Register (L) */
arch/sh/include/asm/hd64461.h
105
#define HD64461_LNAXLR HD64461_IO_OFFSET(0x104a) /* Axis Pixel Length Register */
arch/sh/include/asm/hd64461.h
106
#define HD64461_LNDGR HD64461_IO_OFFSET(0x104c) /* Diagonal Register */
arch/sh/include/asm/hd64461.h
107
#define HD64461_LNAXR HD64461_IO_OFFSET(0x104e) /* Axial Register */
arch/sh/include/asm/hd64461.h
108
#define HD64461_LNERTR HD64461_IO_OFFSET(0x1050) /* Start Error Term Register */
arch/sh/include/asm/hd64461.h
109
#define HD64461_LNMDR HD64461_IO_OFFSET(0x1052) /* Line Mode Register */
arch/sh/include/asm/hd64461.h
112
#define HD64461_BBTSSARH HD64461_IO_OFFSET(0x1054) /* Source Start Address Register (H) */
arch/sh/include/asm/hd64461.h
113
#define HD64461_BBTSSARL HD64461_IO_OFFSET(0x1056) /* Source Start Address Register (L) */
arch/sh/include/asm/hd64461.h
114
#define HD64461_BBTDSARH HD64461_IO_OFFSET(0x1058) /* Destination Start Address Register (H) */
arch/sh/include/asm/hd64461.h
115
#define HD64461_BBTDSARL HD64461_IO_OFFSET(0x105a) /* Destination Start Address Register (L) */
arch/sh/include/asm/hd64461.h
116
#define HD64461_BBTDWR HD64461_IO_OFFSET(0x105c) /* Destination Block Width Register */
arch/sh/include/asm/hd64461.h
117
#define HD64461_BBTDHR HD64461_IO_OFFSET(0x105e) /* Destination Block Height Register */
arch/sh/include/asm/hd64461.h
118
#define HD64461_BBTPARH HD64461_IO_OFFSET(0x1060) /* Pattern Start Address Register (H) */
arch/sh/include/asm/hd64461.h
119
#define HD64461_BBTPARL HD64461_IO_OFFSET(0x1062) /* Pattern Start Address Register (L) */
arch/sh/include/asm/hd64461.h
120
#define HD64461_BBTMARH HD64461_IO_OFFSET(0x1064) /* Mask Start Address Register (H) */
arch/sh/include/asm/hd64461.h
121
#define HD64461_BBTMARL HD64461_IO_OFFSET(0x1066) /* Mask Start Address Register (L) */
arch/sh/include/asm/hd64461.h
122
#define HD64461_BBTROPR HD64461_IO_OFFSET(0x1068) /* ROP Register */
arch/sh/include/asm/hd64461.h
123
#define HD64461_BBTMDR HD64461_IO_OFFSET(0x106a) /* BitBLT Mode Register */
arch/sh/include/asm/hd64461.h
127
#define HD64461_PCC0ISR HD64461_IO_OFFSET(0x2000) /* socket 0 interface status */
arch/sh/include/asm/hd64461.h
128
#define HD64461_PCC0GCR HD64461_IO_OFFSET(0x2002) /* socket 0 general control */
arch/sh/include/asm/hd64461.h
129
#define HD64461_PCC0CSCR HD64461_IO_OFFSET(0x2004) /* socket 0 card status change */
arch/sh/include/asm/hd64461.h
130
#define HD64461_PCC0CSCIER HD64461_IO_OFFSET(0x2006) /* socket 0 card status change interrupt enable */
arch/sh/include/asm/hd64461.h
131
#define HD64461_PCC0SCR HD64461_IO_OFFSET(0x2008) /* socket 0 software control */
arch/sh/include/asm/hd64461.h
133
#define HD64461_PCC1ISR HD64461_IO_OFFSET(0x2010) /* socket 1 interface status */
arch/sh/include/asm/hd64461.h
134
#define HD64461_PCC1GCR HD64461_IO_OFFSET(0x2012) /* socket 1 general control */
arch/sh/include/asm/hd64461.h
135
#define HD64461_PCC1CSCR HD64461_IO_OFFSET(0x2014) /* socket 1 card status change */
arch/sh/include/asm/hd64461.h
136
#define HD64461_PCC1CSCIER HD64461_IO_OFFSET(0x2016) /* socket 1 card status change interrupt enable */
arch/sh/include/asm/hd64461.h
137
#define HD64461_PCC1SCR HD64461_IO_OFFSET(0x2018) /* socket 1 software control */
arch/sh/include/asm/hd64461.h
19
#define HD64461_PCC0_BASE HD64461_IO_OFFSET(0x8000000)
arch/sh/include/asm/hd64461.h
195
#define HD64461_P0OCR HD64461_IO_OFFSET(0x202a)
arch/sh/include/asm/hd64461.h
198
#define HD64461_P1OCR HD64461_IO_OFFSET(0x202c)
arch/sh/include/asm/hd64461.h
201
#define HD64461_PGCR HD64461_IO_OFFSET(0x202e)
arch/sh/include/asm/hd64461.h
204
#define HD64461_GPACR HD64461_IO_OFFSET(0x4000) /* Port A - Handles IRDA/TIMER */
arch/sh/include/asm/hd64461.h
205
#define HD64461_GPBCR HD64461_IO_OFFSET(0x4002) /* Port B - Handles UART */
arch/sh/include/asm/hd64461.h
206
#define HD64461_GPCCR HD64461_IO_OFFSET(0x4004) /* Port C - Handles PCMCIA 1 */
arch/sh/include/asm/hd64461.h
207
#define HD64461_GPDCR HD64461_IO_OFFSET(0x4006) /* Port D - Handles PCMCIA 1 */
arch/sh/include/asm/hd64461.h
210
#define HD64461_GPADR HD64461_IO_OFFSET(0x4010) /* A */
arch/sh/include/asm/hd64461.h
211
#define HD64461_GPBDR HD64461_IO_OFFSET(0x4012) /* B */
arch/sh/include/asm/hd64461.h
212
#define HD64461_GPCDR HD64461_IO_OFFSET(0x4014) /* C */
arch/sh/include/asm/hd64461.h
213
#define HD64461_GPDDR HD64461_IO_OFFSET(0x4016) /* D */
arch/sh/include/asm/hd64461.h
216
#define HD64461_GPAICR HD64461_IO_OFFSET(0x4020) /* A */
arch/sh/include/asm/hd64461.h
217
#define HD64461_GPBICR HD64461_IO_OFFSET(0x4022) /* B */
arch/sh/include/asm/hd64461.h
218
#define HD64461_GPCICR HD64461_IO_OFFSET(0x4024) /* C */
arch/sh/include/asm/hd64461.h
219
#define HD64461_GPDICR HD64461_IO_OFFSET(0x4026) /* D */
arch/sh/include/asm/hd64461.h
222
#define HD64461_GPAISR HD64461_IO_OFFSET(0x4040) /* A */
arch/sh/include/asm/hd64461.h
223
#define HD64461_GPBISR HD64461_IO_OFFSET(0x4042) /* B */
arch/sh/include/asm/hd64461.h
224
#define HD64461_GPCISR HD64461_IO_OFFSET(0x4044) /* C */
arch/sh/include/asm/hd64461.h
225
#define HD64461_GPDISR HD64461_IO_OFFSET(0x4046) /* D */
arch/sh/include/asm/hd64461.h
228
#define HD64461_NIRR HD64461_IO_OFFSET(0x5000)
arch/sh/include/asm/hd64461.h
229
#define HD64461_NIMR HD64461_IO_OFFSET(0x5002)
arch/sh/include/asm/hd64461.h
25
#define HD64461_PCC1_BASE HD64461_IO_OFFSET(0x4000000)
arch/sh/include/asm/hd64461.h
30
#define HD64461_STBCR HD64461_IO_OFFSET(0x00000000)
arch/sh/include/asm/hd64461.h
47
#define HD64461_SYSCR HD64461_IO_OFFSET(0x02)
arch/sh/include/asm/hd64461.h
50
#define HD64461_SCPUCR HD64461_IO_OFFSET(0x04)
arch/sh/include/asm/hd64461.h
53
#define HD64461_LCDCBAR HD64461_IO_OFFSET(0x1000)
arch/sh/include/asm/hd64461.h
56
#define HD64461_LCDCLOR HD64461_IO_OFFSET(0x1002)
arch/sh/include/asm/hd64461.h
59
#define HD64461_LCDCCR HD64461_IO_OFFSET(0x1004)
arch/sh/include/asm/hd64461.h
70
#define HD64461_LDR1 HD64461_IO_OFFSET(0x1010)
arch/sh/include/asm/hd64461.h
75
#define HD64461_LDR2 HD64461_IO_OFFSET(0x1012)
arch/sh/include/asm/hd64461.h
76
#define HD64461_LDHNCR HD64461_IO_OFFSET(0x1014) /* Number of horizontal characters */
arch/sh/include/asm/hd64461.h
77
#define HD64461_LDHNSR HD64461_IO_OFFSET(0x1016) /* Specify output start position + width of CL1 */
arch/sh/include/asm/hd64461.h
78
#define HD64461_LDVNTR HD64461_IO_OFFSET(0x1018) /* Specify total vertical lines */
arch/sh/include/asm/hd64461.h
79
#define HD64461_LDVNDR HD64461_IO_OFFSET(0x101a) /* specify number of display vertical lines */
arch/sh/include/asm/hd64461.h
80
#define HD64461_LDVSPR HD64461_IO_OFFSET(0x101c) /* specify vertical synchronization pos and AC nr */
arch/sh/include/asm/hd64461.h
83
#define HD64461_LDR3 HD64461_IO_OFFSET(0x101e)
arch/sh/include/asm/hd64461.h
86
#define HD64461_CPTWAR HD64461_IO_OFFSET(0x1030) /* Color Palette Write Address Register */
arch/sh/include/asm/hd64461.h
87
#define HD64461_CPTWDR HD64461_IO_OFFSET(0x1032) /* Color Palette Write Data Register */
arch/sh/include/asm/hd64461.h
88
#define HD64461_CPTRAR HD64461_IO_OFFSET(0x1034) /* Color Palette Read Address Register */
arch/sh/include/asm/hd64461.h
89
#define HD64461_CPTRDR HD64461_IO_OFFSET(0x1036) /* Color Palette Read Data Register */
arch/sh/include/asm/hd64461.h
91
#define HD64461_GRDOR HD64461_IO_OFFSET(0x1040) /* Display Resolution Offset Register */
arch/sh/include/asm/hd64461.h
92
#define HD64461_GRSCR HD64461_IO_OFFSET(0x1042) /* Solid Color Register */
arch/sh/include/asm/hd64461.h
93
#define HD64461_GRCFGR HD64461_IO_OFFSET(0x1044) /* Accelerator Configuration Register */
drivers/video/fbdev/hitfb.c
353
hitfb_fix.mmio_start = HD64461_IO_OFFSET(0x1000);
drivers/video/fbdev/hitfb.c
355
hitfb_fix.smem_start = HD64461_IO_OFFSET(0x02000000);