DPG_WATERMARK_MASK_CONTROL
tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
REG_UPDATE(DPG_WATERMARK_MASK_CONTROL,
REG_UPDATE(DPG_WATERMARK_MASK_CONTROL,
REG_UPDATE(DPG_WATERMARK_MASK_CONTROL,
REG_UPDATE(DPG_WATERMARK_MASK_CONTROL,
REG_UPDATE(DPG_WATERMARK_MASK_CONTROL,
REG_UPDATE(DPG_WATERMARK_MASK_CONTROL,
uint32_t DPG_WATERMARK_MASK_CONTROL;
SFB(blk, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, mask_sh),\
SFB(blk, DPG_WATERMARK_MASK_CONTROL, STUTTER_EXIT_SELF_REFRESH_WATERMARK_MASK, mask_sh),\
SFB(blk, DPG_WATERMARK_MASK_CONTROL, NB_PSTATE_CHANGE_WATERMARK_MASK, mask_sh),\
SFB(blk, DPG_WATERMARK_MASK_CONTROL, PSTATE_CHANGE_WATERMARK_MASK, mask_sh),\
SRI(DPG_WATERMARK_MASK_CONTROL, DMIF_PG, id),\
wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);