regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW
regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
WREG32_SOC15(VCN, inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
WREG32_SOC15(VCN, inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect);
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
VCN, vcn_inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect);
VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
WREG32_SOC15(VCN, inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
WREG32_SOC15(VCN, inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect);
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
WREG32_SOC15(VCN, inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
WREG32_SOC15(VCN, inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect);
VCN, inst_idx, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
WREG32_SOC15(VCN, vcn_inst, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW), 0, 0, indirect);
VCN, 0, regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
regUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),