phydev_warn
phydev_warn(phydev, "chipset not ready for firmware\n");
phydev_warn(phydev,
phydev_warn(phydev, "Disabling autoneg is not supported\n");
phydev_warn(phydev, "unrecognised serdes mode %u\n",
phydev_warn(phydev, "unrecognized rate adapt mode %u\n",
phydev_warn(phydev, "Unsupported Master/Slave mode\n");
phydev_warn(phydev,
phydev_warn(phydev, "failed to add mc address\n");
phydev_warn(phydev, "failed to delete mc address\n");
phydev_warn(phydev,
phydev_warn(phydev, "Fast Link Down detection requires EEE to be disabled!\n");
phydev_warn(phydev, "Fail to config marvell phy LED.\n");
phydev_warn(phydev, "TX-VCM SW cal result at low margin 0x%x\n",
phydev_warn(phydev,
phydev_warn(phydev,
phydev_warn(phydev, "Failed to Set Register[0x0F82]\n");
phydev_warn(phydev, "Failed to Set Register[0x168C]\n");
phydev_warn(phydev, "Failed to Set Register[0x17A2]\n");
phydev_warn(phydev, "Failed to Set Register[0x16A0]\n");
phydev_warn(phydev, "Failed to Set Register[0x16A6]\n");
phydev_warn(phydev, "Failed to Set Register[0x16A4]\n");
phydev_warn(phydev, "Failed to Set Register[0x16A8]\n");
phydev_warn(phydev, "Failed to Set Register[0x0FE8]\n");
phydev_warn(phydev, "Failed to Set Register[0x0FFC]\n");
phydev_warn(phydev, "Failed to Set Register[0x0FEA]\n");
phydev_warn(phydev, "Failed to Set Register[0x1686]\n");
phydev_warn(phydev, "Failed to get current page\n");
phydev_warn(phydev, "Failed to write TR low data\n");
phydev_warn(phydev, "Failed to write TR high data\n");
phydev_warn(phydev, "Failed to write data in reg\n");
phydev_warn(phydev, "TR Register[0x%X] configuration failed\n",
phydev_warn(phydev, "perout period small, minimum is 200ns\n");
phydev_warn(phydev, "Unsupported Master/Slave mode\n");
phydev_warn(phydev, "Freq err:%u\n", freq);
phydev_warn(phydev, "Freq err:%u\n", freq);
phydev_warn(phydev, "PHY id err\n");
phydev_warn(phydev, "Freq err:%u\n", freq);
phydev_warn(phydev, "Modify TX_CLK_SEL err:%d\n", ret);
phydev_warn(phydev, "Unsupported Master/Slave mode\n");
phydev_warn(phydev, "phy speed err :%d\n", phydev->speed);
phydev_warn(phydev, "Unsupported value %d for %s using default (%u)\n",
phydev_warn(priv->phydev,
phydev_warn(phydev, "The period can be set only to 1 second.");
phydev_warn(phydev, "The start time is not configurable. Should be set to 0 seconds and 0 nanoseconds.");
phydev_warn(phydev, "The phase can be set only to 0 or 500000000 nanoseconds.");
phydev_warn(phydev, "Unsupported Master/Slave mode\n");
phydev_warn(phydev, "At least some EEE link modes are not supported.\n");
phydev_warn(phydev, "Unsupported Master/Slave mode\n");
phydev_warn(phydev, "Unsupported Master/Slave mode\n");
phydev_warn(phydev, "Unknown master-slave mode %s\n", master);
phydev_warn(phydev, "Downshift occurred from negotiated speed %s to actual speed %s, check cabling!\n",
phydev_warn(phydev, "Error %d requesting IRQ %d, falling back to polling\n",
phydev_warn(phydev, "Can't enable interrupt, falling back to polling\n");
phydev_warn(phydev, "Unsupported Master/Slave mode\n");
phydev_warn(phydev, "Unsupported Master/Slave mode\n");