mul_u64_u32_shr
ns = mul_u64_u32_shr(rdtsc(), vmware_cyc2ns.cyc2ns_mul,
d->cyc2ns_offset = mul_u64_u32_shr(tsc_now, d->cyc2ns_mul,
return mul_u64_u32_shr(clock, vmware_cyc2ns.cyc2ns_mul,
ns += mul_u64_u32_shr(cyc, data.cyc2ns_mul, data.cyc2ns_shift);
mul_u64_u32_shr(tsc_now, data.cyc2ns_mul, data.cyc2ns_shift);
req->rate = prate * ni + mul_u64_u32_shr(req->best_parent_rate, nf, 24);
rate += mul_u64_u32_shr(parent_rate, nf, 24);
rate += mul_u64_u32_shr(parent_rate, nf, 24);
rate = mul_u64_u32_shr(parent_rate, (MDIV(val1) << 16) + KDIV(val1),
rate = mul_u64_u32_shr(parent_rate, 4096 * nir + nfr, 12);
rate = mul_u64_u32_shr(parent_rate, (FIELD_GET(CPG_PLL_CLK1_MDIV, clk1) << 16) +
new_rate = DIV64_U64_ROUND_CLOSEST(mul_u64_u32_shr(pixel_clk, MSEC_PER_SEC, 0), mul_u32_u32(htotal + 1, vtotal + 1));
return mul_u64_u32_shr(reg_value, scale_factor, nshift);
*energy = mul_u64_u32_shr(ei->accum_energy, SF_ENERGY,
out = mul_u64_u32_shr(tau4, SF_TIME, hwmon->scl_shift_time + x_w);
max_win = mul_u64_u32_shr(tau4, SF_TIME, hwmon->scl_shift_time + x_w);
min = mul_u64_u32_shr(min, SF_POWER, hwmon->scl_shift_power);
max = mul_u64_u32_shr(max, SF_POWER, hwmon->scl_shift_power);
*val = mul_u64_u32_shr(REG_FIELD_GET(POWER_SETUP_I1_DATA_MASK, uval),
*val = mul_u64_u32_shr(REG_FIELD_GET(POWER_SETUP_I1_DATA_MASK, uval),
min = mul_u64_u32_shr(min, SF_POWER, hwmon->scl_shift_power);
max = mul_u64_u32_shr(max, SF_POWER, hwmon->scl_shift_power);
*value = mul_u64_u32_shr(reg_val, SF_POWER, hwmon->scl_shift_power);
*energy = mul_u64_u32_shr(ei->accum_energy, SF_ENERGY,
out = mul_u64_u32_shr(tau4, SF_TIME, hwmon->scl_shift_time + x_w);
max_win = mul_u64_u32_shr(tau4, SF_TIME, hwmon->scl_shift_time + x_w);
*value = mul_u64_u32_shr(REG_FIELD_GET(POWER_SETUP_I1_DATA_MASK, uval),
odr = mul_u64_u32_shr(adxl355_odr_table[data->odr][0], MEGA, 0) +
div = div64_u64_rem(mul_u64_u32_shr(odr, multiplier, 0),
odr = mul_u64_u32_shr(odr_hz, MEGA, 0);
div = div64_u64_rem(mul_u64_u32_shr(odr, multiplier, 0),
ns = mul_u64_u32_shr(rd->epoch_cyc, rd->mult, rd->shift);
ns = mul_u64_u32_shr(rd->epoch_cyc, rd->mult, rd->shift);
*val = mul_u64_u32_shr(*val, ddata->mon_rng, 10);
#ifndef mul_u64_u32_shr
#ifndef mul_u64_u32_shr
return mul_u64_u32_shr(delta_exec, fact, shift);
val = mul_u64_u32_shr(val, runnable_avg_yN_inv[local_n], 32);
return mul_u64_u32_shr(delta, cs->mult, cs->shift);
delta = time_offset + mul_u64_u32_shr(cyc, time_mult, time_shift);