Symbol: get_reg_field_value
drivers/gpu/drm/amd/display/dc/dce/dce_audio.c
1253
port_connectivity = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce/dce_audio.c
726
field = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce/dce_aux.c
100
uint32_t field = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce/dce_aux.c
113
uint32_t field = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce/dce_aux.c
121
field = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce/dce_aux.c
166
field = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce/dce_aux.c
378
*returned_bytes = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce/dce_link_encoder.c
1761
hpd_enable = get_reg_field_value(hpd_enable, DC_HPD_CONTROL, DC_HPD_EN);
drivers/gpu/drm/amd/display/dc/dce110/dce110_compressor.c
120
if (get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_compressor.c
273
if (get_reg_field_value(value, FBC_STATUS, FBC_ENABLE_STATUS)) {
drivers/gpu/drm/amd/display/dc/dce110/dce110_compressor.c
280
if (get_reg_field_value(value, FBC_MISC, FBC_STOP_ON_HFLIP_EVENT)) {
drivers/gpu/drm/amd/display/dc/dce110/dce110_compressor.c
283
if (get_reg_field_value(value, FBC_CNTL, FBC_GRPH_COMP_EN)) {
drivers/gpu/drm/amd/display/dc/dce110/dce110_mem_input_v.c
478
if (get_reg_field_value(value, UNP_GRPH_UPDATE,
drivers/gpu/drm/amd/display/dc/dce110/dce110_opp_csc_v.c
115
bool use_set_a = (get_reg_field_value(cntl_value,
drivers/gpu/drm/amd/display/dc/dce110/dce110_opp_csc_v.c
556
use_set_a = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_opp_regamma_v.c
72
if (get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce110/dce110_opp_regamma_v.c
75
get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
101
field = get_reg_field_value(value, CRTC_STATUS, CRTC_V_BLANK);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
1284
check_point = get_reg_field_value(value_crtc_vtotal,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
1506
if (get_reg_field_value(pol_value,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
1782
bool force = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
1785
bool vert_sync = get_reg_field_value(value1,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
1973
if (get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
1977
get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
200
struc_en = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
205
struc_stereo_sel_ovr = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2111
field = get_reg_field_value(value, CRTC_CONTROL,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2264
field = get_reg_field_value(value, CRTC_CRC_CNTL, CRTC_CRC_EN);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2274
*r_cr = get_reg_field_value(value, CRTC_CRC0_DATA_RG, CRC0_R_CR);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2275
*g_y = get_reg_field_value(value, CRTC_CRC0_DATA_RG, CRC0_G_Y);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2279
*b_cb = get_reg_field_value(value, CRTC_CRC0_DATA_B, CRC0_B_CB);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2284
*r_cr = get_reg_field_value(value, CRTC_CRC1_DATA_RG, CRC1_R_CR);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2285
*g_y = get_reg_field_value(value, CRTC_CRC1_DATA_RG, CRC1_G_Y);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
2289
*b_cb = get_reg_field_value(value, CRTC_CRC1_DATA_B, CRC1_B_CB);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
517
uint32_t field = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
541
position->horizontal_count = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
546
position->vertical_count = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
553
position->nominal_vcount = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
582
*v_blank_start = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator.c
585
*v_blank_end = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator_v.c
148
field = get_reg_field_value(value, CRTCV_STATUS, CRTC_V_BLANK);
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator_v.c
162
h1 = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator_v.c
167
v1 = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator_v.c
174
h2 = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator_v.c
179
v2 = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_timing_generator_v.c
607
uint32_t field = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce110/dce110_transform_v.c
192
get_reg_field_value(value, SCLV_MODE, SCL_MODE),
drivers/gpu/drm/amd/display/dc/dce110/dce110_transform_v.c
197
get_reg_field_value(value, SCLV_MODE, SCL_PSCL_EN),
drivers/gpu/drm/amd/display/dc/dce110/dce110_transform_v.c
308
if (get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce112/dce112_compressor.c
300
if (get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce112/dce112_compressor.c
447
if (get_reg_field_value(value, FBC_STATUS, FBC_ENABLE_STATUS)) {
drivers/gpu/drm/amd/display/dc/dce112/dce112_compressor.c
454
if (get_reg_field_value(value, FBC_MISC, FBC_STOP_ON_HFLIP_EVENT)) {
drivers/gpu/drm/amd/display/dc/dce112/dce112_compressor.c
457
if (get_reg_field_value(value, FBC_CNTL, FBC_GRPH_COMP_EN)) {
drivers/gpu/drm/amd/display/dc/dce112/dce112_compressor.c
473
return get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce112/dce112_compressor.c
628
channels = get_reg_field_value(value_control,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1088
field = get_reg_field_value(value, CRTC0_CRTC_CONTROL,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1182
field = get_reg_field_value(value, CRTC0_CRTC_CRC_CNTL, CRTC_CRC_EN);
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1192
*r_cr = get_reg_field_value(value, CRTC0_CRTC_CRC0_DATA_RG, CRC0_R_CR);
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1193
*g_y = get_reg_field_value(value, CRTC0_CRTC_CRC0_DATA_RG, CRC0_G_Y);
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1197
*b_cb = get_reg_field_value(value, CRTC0_CRTC_CRC0_DATA_B, CRC0_B_CB);
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1202
*r_cr = get_reg_field_value(value, CRTC0_CRTC_CRC1_DATA_RG, CRC1_R_CR);
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1203
*g_y = get_reg_field_value(value, CRTC0_CRTC_CRC1_DATA_RG, CRC1_G_Y);
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
1207
*b_cb = get_reg_field_value(value, CRTC0_CRTC_CRC1_DATA_B, CRC1_B_CB);
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
177
uint32_t field = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
194
position->horizontal_count = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
197
position->vertical_count = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
205
position->nominal_vcount = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
256
get_reg_field_value(value_crtc_vtotal,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
319
if (get_reg_field_value(pol_value,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
379
return get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
607
*v_blank_start = get_reg_field_value(v_blank_start_end,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
610
*v_blank_end = get_reg_field_value(v_blank_start_end,
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
718
if (get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
722
get_reg_field_value(
drivers/gpu/drm/amd/display/dc/dce120/dce120_timing_generator.c
95
field = get_reg_field_value(value, CRTC0_CRTC_STATUS, CRTC_V_BLANK);
drivers/gpu/drm/amd/display/dc/dce60/dce60_timing_generator.c
188
field = get_reg_field_value(value, CRTC_CONTROL,
drivers/gpu/drm/amd/display/dc/hwss/dce110/dce110_hwseq.c
165
chunk_int = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/hwss/dce110/dce110_hwseq.c
170
chunk_mul = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/hwss/dce112/dce112_hwseq.c
79
chunk_int = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/hwss/dce112/dce112_hwseq.c
84
chunk_mul = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/hwss/dce120/dce120_hwseq.c
116
chunk_int = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/hwss/dce120/dce120_hwseq.c
121
chunk_mul = get_reg_field_value(
drivers/gpu/drm/amd/display/dc/irq/dce110/irq_service_dce110.c
47
uint32_t current_status = get_reg_field_value(value,
drivers/gpu/drm/amd/display/dc/irq/irq_service.c
198
get_reg_field_value(
drivers/gpu/drm/amd/display/dc/irq/irq_service.c
225
get_reg_field_value(
drivers/gpu/drm/amd/display/dc/resource/dce120/dce120_resource.c
680
straps->audio_stream_number = get_reg_field_value(reg_val,
drivers/gpu/drm/amd/display/dc/resource/dce120/dce120_resource.c
683
straps->hdmi_disable = get_reg_field_value(reg_val,
drivers/gpu/drm/amd/display/dc/resource/dce120/dce120_resource.c
688
straps->dc_pinstraps_audio = get_reg_field_value(reg_val,