cacheline_size
props->cacheline_size = cache->cache_line_size;
pcache->cacheline_size = pcache_info[cache_type].cache_line_size;
pcache->cacheline_size = pcache_info[cache_type].cache_line_size;
cache->cacheline_size);
uint32_t cacheline_size;
i965_cursor_wm_info.cacheline_size) +
entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
u8 cacheline_size;
.cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
.cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
.cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
.cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
.cacheline_size = I915_FIFO_LINE_SIZE,
.cacheline_size = I915_FIFO_LINE_SIZE,
.cacheline_size = I915_FIFO_LINE_SIZE,
.cacheline_size = I830_FIFO_LINE_SIZE,
.cacheline_size = I830_FIFO_LINE_SIZE,
.cacheline_size = I830_FIFO_LINE_SIZE,
entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
int cacheline_size;
cacheline_size = 1024;
cacheline_size = (int) byte * 4;
switch (cacheline_size) {
switch (cacheline_size) {
switch (cacheline_size) {
u8 cacheline_size;
pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
if (cacheline_size >= pci_cache_line_size &&
(cacheline_size % pci_cache_line_size) == 0)
pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
if (cacheline_size == pci_cache_line_size)
unsigned short cacheline_size; /* Bytes 104-105 */
if (ldev_info->cacheline_size) {
put_unaligned_be16(1 << ldev_info->cacheline_size,
enum myrs_cacheline_size cacheline_size; /* Byte 7 */
u64 size = cacheline_size();
u64 size = cacheline_size();
int __pure cacheline_size(void);
int cln_size = cacheline_size();
int cln_size = cacheline_size();
} else if (sd->entry == &sort_mem_dcacheline && cacheline_size() == 0) {
if (!cacheline_size() && !strncasecmp(tok, "dcacheline", strlen(tok)))