Symbol: IWP_WRITE
usr/src/uts/common/io/iwp/iwp.c
1453
IWP_WRITE(sc, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
usr/src/uts/common/io/iwp/iwp.c
1627
IWP_WRITE(sc, IWP_FH_TCSR_CHNL_TX_CONFIG_REG(ring->qid), 0);
usr/src/uts/common/io/iwp/iwp.c
1976
IWP_WRITE(sc, CSR_GP_CNTRL,
usr/src/uts/common/io/iwp/iwp.c
2005
IWP_WRITE(sc, CSR_GP_CNTRL,
usr/src/uts/common/io/iwp/iwp.c
2025
IWP_WRITE(sc, HBUS_TARG_MEM_WADDR, addr);
usr/src/uts/common/io/iwp/iwp.c
2026
IWP_WRITE(sc, HBUS_TARG_MEM_WDAT, data);
usr/src/uts/common/io/iwp/iwp.c
2035
IWP_WRITE(sc, HBUS_TARG_PRPH_RADDR, addr | (3 << 24));
usr/src/uts/common/io/iwp/iwp.c
2045
IWP_WRITE(sc, HBUS_TARG_PRPH_WADDR, addr | (3 << 24));
usr/src/uts/common/io/iwp/iwp.c
2046
IWP_WRITE(sc, HBUS_TARG_PRPH_WDAT, data);
usr/src/uts/common/io/iwp/iwp.c
2751
IWP_WRITE(sc, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, index & (~7));
usr/src/uts/common/io/iwp/iwp.c
2756
IWP_WRITE(sc, CSR_INT_MASK, CSR_INI_SET_MASK);
usr/src/uts/common/io/iwp/iwp.c
2792
IWP_WRITE(sc, CSR_INT_MASK, 0);
usr/src/uts/common/io/iwp/iwp.c
2797
IWP_WRITE(sc, CSR_INT, r);
usr/src/uts/common/io/iwp/iwp.c
2798
IWP_WRITE(sc, CSR_FH_INT_STATUS, rfh);
usr/src/uts/common/io/iwp/iwp.c
2845
IWP_WRITE(sc, CSR_INT_MASK, CSR_INI_SET_MASK);
usr/src/uts/common/io/iwp/iwp.c
3299
IWP_WRITE(sc, HBUS_TARG_WRPTR, ring->qid << 8 | ring->desc_cur);
usr/src/uts/common/io/iwp/iwp.c
3780
IWP_WRITE(sc, HBUS_TARG_WRPTR, ring->qid << 8 | ring->cur);
usr/src/uts/common/io/iwp/iwp.c
4081
IWP_WRITE(sc, HBUS_TARG_WRPTR, ring->qid << 8 | ring->cur);
usr/src/uts/common/io/iwp/iwp.c
4265
IWP_WRITE(sc, CSR_RESET, tmp | CSR_RESET_REG_FLAG_STOP_MASTER);
usr/src/uts/common/io/iwp/iwp.c
4319
IWP_WRITE(sc, CSR_INT, 0xffffffff);
usr/src/uts/common/io/iwp/iwp.c
4322
IWP_WRITE(sc, CSR_GIO_CHICKEN_BITS,
usr/src/uts/common/io/iwp/iwp.c
4326
IWP_WRITE(sc, CSR_GP_CNTRL, tmp | CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
usr/src/uts/common/io/iwp/iwp.c
4356
IWP_WRITE(sc, CSR_HW_IF_CONFIG_REG,
usr/src/uts/common/io/iwp/iwp.c
4367
IWP_WRITE(sc, CSR_INT_COALESCING, 512 / 32);
usr/src/uts/common/io/iwp/iwp.c
4387
IWP_WRITE(sc, CSR_HW_IF_CONFIG_REG, tmp);
usr/src/uts/common/io/iwp/iwp.c
4404
IWP_WRITE(sc, CSR_GP_DRIVER_REG,
usr/src/uts/common/io/iwp/iwp.c
4410
IWP_WRITE(sc, CSR_GP_DRIVER_REG,
usr/src/uts/common/io/iwp/iwp.c
4428
IWP_WRITE(sc, CSR_HW_IF_CONFIG_REG,
usr/src/uts/common/io/iwp/iwp.c
4451
IWP_WRITE(sc, CSR_HW_IF_CONFIG_REG,
usr/src/uts/common/io/iwp/iwp.c
4485
IWP_WRITE(sc, CSR_EEPROM_REG, addr<<1);
usr/src/uts/common/io/iwp/iwp.c
4487
IWP_WRITE(sc, CSR_EEPROM_REG, tmp & ~(0x2));
usr/src/uts/common/io/iwp/iwp.c
4569
IWP_WRITE(sc, CSR_RESET, 0);
usr/src/uts/common/io/iwp/iwp.c
4616
IWP_WRITE(sc, CSR_RESET, 0);
usr/src/uts/common/io/iwp/iwp.c
4673
IWP_WRITE(sc, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
usr/src/uts/common/io/iwp/iwp.c
4677
IWP_WRITE(sc, CSR_INT_MASK, 0);
usr/src/uts/common/io/iwp/iwp.c
4678
IWP_WRITE(sc, CSR_INT, CSR_INI_SET_MASK);
usr/src/uts/common/io/iwp/iwp.c
4679
IWP_WRITE(sc, CSR_FH_INT_STATUS, 0xffffffff);
usr/src/uts/common/io/iwp/iwp.c
4706
IWP_WRITE(sc, CSR_RESET, tmp | CSR_RESET_REG_FLAG_SW_RESET);
usr/src/uts/common/io/iwp/iwp.c
4878
IWP_WRITE(sc, IWP_FH_TCSR_CHNL_TX_CONFIG_REG(IWP_FH_SRVC_CHNL),
usr/src/uts/common/io/iwp/iwp.c
4881
IWP_WRITE(sc, IWP_FH_SRVC_CHNL_SRAM_ADDR_REG(IWP_FH_SRVC_CHNL), addr_d);
usr/src/uts/common/io/iwp/iwp.c
4883
IWP_WRITE(sc, IWP_FH_TFDIB_CTRL0_REG(IWP_FH_SRVC_CHNL),
usr/src/uts/common/io/iwp/iwp.c
4886
IWP_WRITE(sc, IWP_FH_TFDIB_CTRL1_REG(IWP_FH_SRVC_CHNL), len);
usr/src/uts/common/io/iwp/iwp.c
4888
IWP_WRITE(sc, IWP_FH_TCSR_CHNL_TX_BUF_STS_REG(IWP_FH_SRVC_CHNL),
usr/src/uts/common/io/iwp/iwp.c
4893
IWP_WRITE(sc, IWP_FH_TCSR_CHNL_TX_CONFIG_REG(IWP_FH_SRVC_CHNL),
usr/src/uts/common/io/iwp/iwp.c
4950
IWP_WRITE(sc, HBUS_TARG_WRPTR, 0 | (i << 8));
usr/src/uts/common/io/iwp/iwp.c
4968
IWP_WRITE(sc, HBUS_TARG_WRPTR, (IWP_CMD_QUEUE_NUM << 8));
usr/src/uts/common/io/iwp/iwp.c
5159
IWP_WRITE(sc, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
usr/src/uts/common/io/iwp/iwp.c
5161
IWP_WRITE(sc, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
usr/src/uts/common/io/iwp/iwp.c
5162
IWP_WRITE(sc, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
usr/src/uts/common/io/iwp/iwp.c
5165
IWP_WRITE(sc, FH_RSCSR_CHNL0_STTS_WPTR_REG,
usr/src/uts/common/io/iwp/iwp.c
5169
IWP_WRITE(sc, FH_MEM_RCSR_CHNL0_CONFIG_REG,
usr/src/uts/common/io/iwp/iwp.c
5176
IWP_WRITE(sc, FH_RSCSR_CHNL0_RBDCB_WPTR_REG,
usr/src/uts/common/io/iwp/iwp.c
5188
IWP_WRITE(sc, IWP_FH_KW_MEM_ADDR_REG,
usr/src/uts/common/io/iwp/iwp.c
5192
IWP_WRITE(sc, FH_MEM_CBBC_QUEUE(qid),
usr/src/uts/common/io/iwp/iwp.c
5194
IWP_WRITE(sc, IWP_FH_TCSR_CHNL_TX_CONFIG_REG(qid),
usr/src/uts/common/io/iwp/iwp.c
5204
IWP_WRITE(sc, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
usr/src/uts/common/io/iwp/iwp.c
5205
IWP_WRITE(sc, CSR_UCODE_DRV_GP1_CLR,
usr/src/uts/common/io/iwp/iwp.c
5211
IWP_WRITE(sc, CSR_INT, 0xffffffff);
usr/src/uts/common/io/iwp/iwp.c
5216
IWP_WRITE(sc, CSR_INT_MASK, CSR_INI_SET_MASK);
usr/src/uts/common/io/iwp/iwp.c
5218
IWP_WRITE(sc, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
usr/src/uts/common/io/iwp/iwp.c
5219
IWP_WRITE(sc, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);