Symbol: CHELSIO_T5
usr/src/cmd/cxgbetool/cudbg_view.c
100
return (CHELSIO_CHIP_VERSION(chip) == CHELSIO_T5);
usr/src/cmd/cxgbetool/cudbg_view.c
1914
if (CHELSIO_CHIP_VERSION(chip) > CHELSIO_T5) {
usr/src/cmd/cxgbetool/cudbg_view.c
2057
if (CHELSIO_CHIP_VERSION(struct_rss_conf->chip) > CHELSIO_T5) {
usr/src/cmd/cxgbetool/cudbg_view.c
2087
if (CHELSIO_CHIP_VERSION(struct_rss_conf->chip) > CHELSIO_T5) {
usr/src/cmd/cxgbetool/cudbg_view.c
2107
if (CHELSIO_CHIP_VERSION(struct_rss_conf->chip) <= CHELSIO_T5) {
usr/src/cmd/cxgbetool/cudbg_view.c
2542
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
322
case CHELSIO_T5:
usr/src/cmd/cxgbetool/cudbg_view.c
3608
if (CHELSIO_CHIP_VERSION(chip) == CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
3616
if (CHELSIO_CHIP_VERSION(chip) == CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
4445
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
4453
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
4473
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
4481
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
4500
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
4508
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
usr/src/cmd/cxgbetool/cudbg_view.c
4515
if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/common/common.c
87
return (CHELSIO_CHIP_VERSION(chip) == CHELSIO_T5);
usr/src/uts/common/io/cxgbe/common/t4_chip_type.h
69
T5_A0 = CHELSIO_CHIP_CODE(CHELSIO_T5, 0),
usr/src/uts/common/io/cxgbe/common/t4_chip_type.h
70
T5_A1 = CHELSIO_CHIP_CODE(CHELSIO_T5, 1),
usr/src/uts/common/io/cxgbe/common/t4_hw.c
10018
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/common/t4_hw.c
10019
chip |= CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
usr/src/uts/common/io/cxgbe/common/t4_hw.c
10455
if (CHELSIO_CHIP_VERSION(adap->params.chip) > CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/common/t4_hw.c
1178
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/common/t4_hw.c
12508
if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
usr/src/uts/common/io/cxgbe/common/t4_hw.c
248
if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
usr/src/uts/common/io/cxgbe/common/t4_hw.c
3000
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/common/t4_hw.c
3998
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/common/t4_hw.c
4853
if (CHELSIO_CHIP_VERSION(adapter->params.chip) >= CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/common/t4_hw.c
4862
if (CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5)
usr/src/uts/common/io/cxgbe/common/t4_hw.c
5089
(chip_ver <= CHELSIO_T5) ?
usr/src/uts/common/io/cxgbe/common/t4_hw.c
5486
u32 pf = (CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5
usr/src/uts/common/io/cxgbe/common/t4_hw.c
5490
if (CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5)
usr/src/uts/common/io/cxgbe/common/t4_hw.c
5516
u32 pf = (CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5
usr/src/uts/common/io/cxgbe/common/t4_hw.c
5526
if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
usr/src/uts/common/io/cxgbe/common/t4_hw.c
5910
if ((CHELSIO_CHIP_VERSION(adap->params.chip) > CHELSIO_T5) &&
usr/src/uts/common/io/cxgbe/common/t4_hw.c
5976
if (CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/common/t4_hw.c
6614
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/common/t4_hw.c
6749
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/common/t4_hw.c
6877
if (CHELSIO_CHIP_VERSION(adap->params.chip) >= CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/common/t4_hw.c
6912
if (CHELSIO_CHIP_VERSION(adap->params.chip) >= CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/common/t4_hw.c
7227
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/common/t4_hw.c
7718
if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
usr/src/uts/common/io/cxgbe/t4nex/cudbg_lib.c
1022
if (CHELSIO_CHIP_VERSION(padap->params.chip) <= CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/t4nex/cudbg_lib.c
1127
if (CHELSIO_CHIP_VERSION(padap->params.chip) > CHELSIO_T5)
usr/src/uts/common/io/cxgbe/t4nex/cudbg_lib.c
1144
if (CHELSIO_CHIP_VERSION(padap->params.chip) > CHELSIO_T5)
usr/src/uts/common/io/cxgbe/t4nex/cudbg_lib.c
3359
if (CHELSIO_CHIP_VERSION(padap->params.chip) <= CHELSIO_T5) {
usr/src/uts/common/io/cxgbe/t4nex/cudbg_lib.c
3770
if (CHELSIO_CHIP_VERSION(padap->params.chip) > CHELSIO_T5)
usr/src/uts/common/io/cxgbe/t4nex/t4_ioctl.c
1722
} else if (t4_cver_eq(sc, CHELSIO_T5)) {
usr/src/uts/common/io/cxgbe/t4nex/t4_nexus.c
1206
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/t4nex/t4_nexus.c
2233
if (t4_cver_ge(sc, CHELSIO_T5)) {
usr/src/uts/common/io/cxgbe/t4nex/t4_nexus.c
274
if (t4_cver_ge(sc, CHELSIO_T5)) {
usr/src/uts/common/io/cxgbe/t4nex/t4_nexus.c
978
case CHELSIO_T5:
usr/src/uts/common/io/cxgbe/t4nex/t4_sge.c
1270
if (t4_cver_ge(sc, CHELSIO_T5) && cong >= 0) {
usr/src/uts/common/io/cxgbe/t4nex/t4_sge.c
318
case CHELSIO_T5: