DBG_REG_TIMESTAMP_FRAME_EN
#define DBG_REG_TIMESTAMP_FRAME_EN 0x010b54UL //Access:RW DataWidth:0x7 // Timestamp frame enable. This register enables inserting when bit[0] is set and frame[1] is set or bit[1] is set and frame[2] is set or bit[2] is set and frame[3] is set or bit[3] is set and frame[4] is set or bit[4] is set and frame[5] is set or bit[5] is set and frame[6] is set or bit[6] is set and frame[7] is set.
#define DBG_REG_TIMESTAMP_FRAME_EN 0x010b54UL //Access:RW DataWidth:0x3 Timestamp frame enable. This register enables inserting timestamp to bits 31:0 when B0 is set and frame[1] is set or B1 is set and frame[2] is set or B2 is set and frame[3] is set. Chips: BB_A0 BB_B0 K2
#define DBG_REG_TIMESTAMP_FRAME_EN 0x010b54UL //Access:RW DataWidth:0x3 // Timestamp frame enable. This register enables inserting timestamp to bits 31:0 when B0 is set and frame[1] is set or B1 is set and frame[2] is set or B2 is set and frame[3] is set.
#define DBG_REG_TIMESTAMP_FRAME_EN 0x010b54UL //Access:RW DataWidth:0x7 // Timestamp frame enable. This register enables inserting when bit[0] is set and frame[1] is set or bit[1] is set and frame[2] is set or bit[2] is set and frame[3] is set or bit[3] is set and frame[4] is set or bit[4] is set and frame[5] is set or bit[5] is set and frame[6] is set or bit[6] is set and frame[7] is set.
#define DBG_REG_TIMESTAMP_FRAME_EN 0x010b54UL //Access:RW DataWidth:0x3 // Timestamp frame enable. This register enables inserting timestamp to bits 31:0 when B0 is set and frame[1] is set or B1 is set and frame[2] is set or B2 is set and frame[3] is set.