Symbol: NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr.h
55272
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_ah_compile15.h
50618
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled. Chips: BB_A0 BB_B0 K2
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_bb.h
53807
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_e5.h
53807
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_k2.h
53807
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.