NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled. Chips: BB_A0 BB_B0 K2
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.
#define NIG_REG_TX_LB_GLBRATELIMIT_INC_PERIOD 0x501f20UL //Access:RW DataWidth:0x20 // Increment PERIOD for the global rate limiter - in term of 25MHz clock cycles. Note that this register should be programmed only while this rate limiter is disabled.