IGU_REG_PENDING_BITS_STATUS
#define IGU_REG_PENDING_BITS_STATUS 0x130300UL //ACCESS:WB_R DataWidth:0x20 Description: Each bit represent the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted; and write done was not received. Data valid only in addresses 0-4. all the rest are zero.
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. The array size is 16 rows of 32 bits each (16 * 32bits = 512 SBs).
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs). Chips: BB_A0 BB_B0 K2
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs).
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs).
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs).