Symbol: IGU_REG_PENDING_BITS_STATUS
usr/src/uts/common/io/bnxe/577xx/hsi/hw/include/57712_reg.h
5336
#define IGU_REG_PENDING_BITS_STATUS 0x130300UL //ACCESS:WB_R DataWidth:0x20 Description: Each bit represent the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted; and write done was not received. Data valid only in addresses 0-4. all the rest are zero.
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr.h
38538
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. The array size is 16 rows of 32 bits each (16 * 32bits = 512 SBs).
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_ah_compile15.h
34875
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs). Chips: BB_A0 BB_B0 K2
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_bb.h
38092
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs).
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_e5.h
38092
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs).
usr/src/uts/common/io/qede/579xx/hsi/hw/reg_addr_k2.h
38092
#define IGU_REG_PENDING_BITS_STATUS 0x180880UL //Access:R DataWidth:0x20 // Each bit represents the pending bits status for that SB. 0 = no pending; 1 = pending. Pendings means interrupt was asserted and write done was not received. In BB an array of 9 rows is applicable (9 * 32bits = 288 SBs). In K2 an array of 12 rows is applicable, in the last row only the first 16 bits are applicable (11.5 * 32bits = 368 SBs).