Symbol: BIT_3
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1076
#define TXA_START_RC BIT_3 /* Start sync Rate Control */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1084
#define TXA_INT_T_STEP BIT_3 /* Tx Arb Interval Timer Step */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1112
#define BMU_OP_ON BIT_3 /* BMU Operational On */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1142
#define PREF_UNIT_OP_ON BIT_3 /* prefetch unit operational */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1161
#define RB_PC_DEC BIT_3 /* Packet Counter Decrement */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1177
#define RB_ENA_OP_MD BIT_3 /* Enable Operation Mode */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1234
#define WOL_CTL_ENA_MAGIC_PKT_UNIT BIT_3
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1385
#define PHY_M_PC_MAC_POW_UP BIT_3 /* MAC Power up */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1433
#define PHY_M_PS_TX_P_EN BIT_3 /* Tx Pause Enabled */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1479
#define PHY_M_EC_FIB_AN_ENA BIT_3 /* Fiber Auto-Neg. Enable (88E1011S only) */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1552
#define PHY_M_EC2_FO_BOOST BIT_3 /* Fiber Output Boost */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1619
#define PHY_M_FIB_TX_DIS BIT_3 /* Transmitter Disable */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1821
#define GM_GPSR_PART_MODE BIT_3 /* Partition mode */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1836
#define GM_GPCR_SPEED_100 BIT_3 /* Port Speed 100 Mbps */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1898
#define GM_SMI_CT_BUSY BIT_3 /* Busy (Operation in progress) */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1919
#define GMR_FS_FRAGMENT BIT_3 /* Fragment */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
1977
#define GMF_OPER_ON BIT_3 /* Operational Mode On */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2012
#define PC_POLL_OP_ON BIT_3 /* Operational Mode On */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2020
#define Y2_ASF_RESET BIT_3 /* ASF system in reset state */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2039
#define Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE0 BIT_3
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2040
#define Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_MSK (BIT_4 | BIT_3) /* CPU Clock Divide */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2041
#define Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_BASE BIT_3
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2057
#define SC_STAT_OP_ON BIT_3 /* Operational Mode On */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2075
#define GMC_PAUSE_ON BIT_3 /* Pause On */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
2109
#define GM_IS_TX_FF_UR BIT_3 /* Transmit FIFO Underrun */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
289
#define PCI_CLS_OPT BIT_3 /* Cache Line Size opt. PCI-X (YUKON-2) */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
306
#define PCI_EN_DUMMY_RD BIT_3 /* Enable Dummy Read */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
337
#define PCI_ASPM_CLKREQ_PAD_CTL BIT_3 /* CLKREQ PAD Control (A1 only) */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
370
#define PCI_GAT_PCIE_ENTER_L1_ST BIT_3 /* PCIe Enter L1 State */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
400
#define PEX_DC_EN_UNS_RQ_RP BIT_3 /* Enable Unsupported Request Reporting */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
800
#define CS_MRST_CLR BIT_3 /* Clear Master Reset */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
813
#define PC_VAUX_ON BIT_3 /* Switch VAUX On */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
843
#define Y2_IS_IRQ_MAC1 BIT_3 /* Interrupt from MAC 1 */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
876
#define Y2_IS_PAR_MAC1 BIT_3 /* MAC hardware fault interrupt */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
937
#define Y2_STATUS_LNK1_INAC BIT_3 /* Status Link 1 inactiv (0 = activ) */
src/add-ons/kernel/drivers/network/ether/marvell_yukon/dev/msk/if_mskreg.h
991
#define TST_FRC_APERR_M BIT_3 /* force ADDRPERR on MST */